**Czech Technical University in Prague** 

**Faculty of Electrical Engineering** 



# **Doctoral Thesis**

August 2018

Ing. Tomáš Nápravník

Czech Technical University in Prague Faculty of Electrical Engineering Department of Microelectronics

# AN AUTOMATED METHOD FOR CALIBRATION OF MODELS OF INTEGRATED ESD PROTECTION STRUCTURES

**Doctoral Thesis** 

Ing. Tomáš Nápravník

Prague, August 2018

Ph.D. programme: Electrical Eng. and Information Technology (P2612) Branch of study: Electronics (2612V015)

Supervisor: Doc. Ing. Jiří Jakovenko, Ph.D.

## Acknowledgments

I would like to thank to Ing. Přemysl Žiška, Ph.D. of ASICentrum spol. s r.o. for his mentoring in the beginning of my study of ESD phenomenon. My deep gratitude also belongs to Ing. Ondřej Šubrt, Ph.D., former colleague of mine in ASICentrum spol. s r.o., who helped me to gain insight into modelling of devices in CMOS processes and who had many valuable comments and suggestions regarding my publications. Additionally, I would like to express my gratitude to my superiors in ASICentrum spol. s r.o. and Silicon & Software Systems Česká republika s.r.o. who provided me with resources and necessary motivation to work on my research. My thanks belong also to Dr. Vincent Mortet of Department of Functional Materials of Institute of Physics of the Czech Academy of Sciences who offered me to use the necessary equipment developed there for ESD measurements and thanks to whom I was able to make TLP-based characterization of the most widely used protection – GGNMOST – a reality. Finally, I would like to express my deep gratitude to doc. Ing. Jiří Jakovenko, Ph.D. for his support, ideas, and strong driving force that helped me to get past many obstacles, to refine my research, and to finish this dissertation thesis.

# **Abstract (EN)**

Electro-static discharge (ESD) presents serious threat for reliability and lifetime of any integrated circuit and has to be carefully addressed in every design. Without ESD protection circuits, yield of IC production would drop dramatically as the electro-static discharge occurs not only in field applications of ICs but also during their fabrication, testing, packaging, and installment of the final part to a module. To aid ESD designer to achieve optimal level of protection, dedicated macro-models must be introduced to process design kits (PDK). Characterization of such macro-models is time and resource demanding task that is performed by experienced personnel. Simplification of this characterization task is thus desirable and is one of the goals of this thesis. Novel automated simulator-independent ESD model characterization method based on Differential evolution and Nelder-Mead Simplex algorithms is presented. It offers an alternative for time and human-resources demanding manual characterization that is still widely used in industry. Instead of a large quantity of independent measurements of an ESD protection device, single TLP or TLP-like measurements are used to calibrate macro-models of ESD protection devices. As modern TLP measuring systems are often automated, it further alleviates the engineering effort required for the calibration. Additionally, computationally stable macro-models of the four most often used snapback based protection devices in bulk CMOS technologies are presented. Those include ESD NMOST and three variants of silicon-controlled rectifier structure. These macromodels were used to benchmark the proposed calibration method. Custom designed integrated circuit with set of NMOST-based ESD protection structures was fabricated in 130nm bulk CMOS process as part of the presented research. Finally, to help the reader understand the complexity, challenges, and possible compromises in a field of an integrated circuit ESD protection design, basic overview of ESD resilient design practices are included in the work.

# Abstract (CZ)

Elektrostatický výboj (ESD) představuje velmi nebezpečný jev, který dokáže v několika málo okamžicích poškodit analogové i digitální bloky integrovaných systémů. Bez efektivních ochranných prvků by prudce klesla výtěžnost výrobních linek integrovaných obvodů, neboť ESD není jevem spojeným jen s používáním konečného produktu, ale je často se vyskytujícím fenomenem při výrobě, testování, pouzdření a osazování integrovaného obvodu do finálního modulu zařízení. Významnou výhodou při návrhu systému ESD ochran je dostupnost speciálních ESD macro-modelů v používaných knihovnách součástek. Charakterice takovýchto macro-modelů je netriviální, časově náročná operace, vyžadující zkušeného odborníka. Možnost zjednodušení procesu charakterizace je proto velmi žádoucí a je jedním z cílů této práce, která představuje vyvinutou metodu automatizované charakterizace ESD macro-modelů za použití standardního TLP či TLP-podobného měření. Alternativní přístup k charakterizaci ESD macro-modelů zahrnuje měření mnoha separátních charakteristik a vyžadují značné množství času. Další součástí práce je analýza dostupných metod modelování jevů spojených s ESD v CMOS ochranných prvcích. Představuje vhodné macro-modely pro čtyři z nejčastěji používaných ESD ochranných struktur v CMOS výrobních procesech: ESD NMOST a tři varianty tyristorové struktury. Představená metoda byla otestována právě na charakterizaci těchto čtyř macro-modelů. Jako vstupní data pro ESD NMOST byla použita TLP měření provedená na testovacích strukturách vyvinutých speciálně pro tento výzkum ve 130nm CMOS technologii. Poslední významnou součástí práce je stručný úvod do návrhu ESD ochranných struktur v integrovaných obvodech, který by měl čtenáři přiblížit problematiku designu a charakterizace těchto struktur.

## CONTENTS

| Lı | ST O | F ACRO   | DNYMS                                    | 3  |
|----|------|----------|------------------------------------------|----|
| Lı | ST O | F SYMB   | BOLS                                     | 7  |
| Lı | ST O | F FIGU   | RES                                      | 11 |
| Lı | ST O | f TABL   | ES                                       | 13 |
| 1  | INT  | RODUC    | TION AND THE STATE OF THE ART            | 15 |
|    | 1.1  | State of | of the Art                               | 16 |
|    | 1.2  | Resear   | rch Contribution to the State of the Art | 16 |
| 2  | BAS  | ICS OF   | ESD-RESISTANT DESIGN                     | 19 |
|    | 2.1  | System   | n-Level Design Methodology               | 20 |
|    |      | 2.1.1    | I/O Protection Devices                   | 20 |
|    |      | 2.1.2    | Power-Clamp Devices                      | 21 |
|    |      | 2.1.3    | Inter-Domain Power-Coupling Devices      | 22 |
|    |      | 2.1.4    | Simple Turn-on I-V Devices               | 24 |
|    |      | 2.1.5    | Snapback I-V Devices                     | 25 |
|    | 2.2  | Comp     | onent-Level Models                       | 27 |
|    |      | 2.2.1    | Human Body Model                         | 28 |
|    |      | 2.2.2    | Machine Model                            | 29 |
|    |      | 2.2.3    | Charged Device Model                     | 30 |
| 3  | OVE  | ERVIEW   | OF ESD PROTECTION DEVICES                | 35 |
|    | 3.1  | Gate-0   | Grounded NMOST                           | 35 |
|    |      | 3.1.1    | Gate-Coupled NMOST                       | 38 |
|    |      | 3.1.2    | ESD NMOST Macro-Model                    | 42 |
|    | 3.2  | Silicon  | n Controlled Rectifier                   | 46 |
|    |      | 3.2.1    | SCR Macro-Model                          | 49 |
|    | 3.3  | Modif    | ied Lateral SCR                          | 51 |
|    |      | 3.3.1    | MLSCR Macro-Model                        | 52 |

|   | 3.4  | Low-Voltage Triggered SCR                            | 53<br>54 |
|---|------|------------------------------------------------------|----------|
| 4 | Сна  | ARACTERIZATION OF ESD PROTECTIONS USING TLP AND HBM  | 57       |
|   | 4.1  | Obtaining I-V Characteristics Using HBM Tester       | 59       |
| 5 | DIF  | FERENTIAL EVOLUTION AND NELDER-MEAD SIMPLEX          | 61       |
|   | 5.1  | Differential Evolution                               | 61       |
|   | 5.2  | Nelder–Mead Simplex Algorithm                        | 64       |
| 6 | Pro  | OPERTIES OF PROPOSED MODEL CALIBRATION METHOD        | 69       |
|   | 6.1  | Requirements of Proposed Calibration Method          | 72       |
|   | 6.2  | Flow of Proposed Calibration Method                  | 74       |
|   | 6.3  | Standard Model Calibration Method                    | 74       |
| 7 | Саі  | libration Method Benchmarking Methodology            | 79       |
|   | 7.1  | I/O ESD GGNMOST                                      | 79       |
|   | 7.2  | SCR-Based Structures                                 | 84       |
|   | 7.3  | Equipment and Software Setup                         | 85       |
| 8 | RES  | SULTS OF CALIBRATION METHOD BENCHMARKING             | 87       |
|   | 8.1  | I/O ESD GGNMOST                                      | 87       |
|   | 8.2  | Silicon Controlled Rectifier                         | 91       |
|   | 8.3  | MLSCR                                                | 94       |
|   | 8.4  | LVTSCR                                               | 96       |
| 9 | Co   | NCLUSIONS                                            | 101      |
|   | 9.1  | Contribution                                         | 102      |
|   | 9.2  | Suggested Future Development                         | 104      |
|   |      | 9.2.1 Improvements to the Calibration Method         | 104      |
|   |      | 9.2.2 Improvements to the ESD Macro-models           | 105      |
| R | EFER | ENCES                                                | 107      |
| A | PPEN | DICES                                                | Ι        |
|   | А    | List of Author's Publications                        | III      |
|   |      | A.1 Publications Related to the Topic of This Work   | III      |
|   |      | A.2 Publications Unrelated to the Topic of This Work | V        |

### LIST OF ACRONYMS

| Notation | Description                        | Page List       |
|----------|------------------------------------|-----------------|
| BJT      | bipolar-junction transistor        | 7–10, 40, 42,   |
|          |                                    | 43, 45, 46, 49, |
|          |                                    | 54              |
| BSIM     | Berkeley short-channel IGFET model | 42–44, 54       |
| CAD      | computer-aided design              | 5               |
| CDM      | charged-device model               | 22, 27, 30      |
| CMOS     | complementary MOSFET               | 20, 35, 79, 80, |
|          |                                    | 84              |
| DC       | direct current                     | 9, 72, 76, 104  |
| DE       | differential evolution             | 7, 8, 17, 18,   |
|          |                                    | 62, 64, 68, 70, |
|          |                                    | 71, 73, 74, 85, |
|          |                                    | 102             |
| DRC      | design rule check                  | 80              |
| DUT      | device under test                  | 8, 9, 29, 30,   |
|          |                                    | 57–59, 73, 89,  |
|          |                                    | 91, 96, 98      |
| ESD      | electrostatic discharge            | 8, 9, 15–21,    |
|          |                                    | 23-30, 32, 35-  |
|          |                                    | 37, 40, 41,     |
|          |                                    | 44-47, 54, 57,  |
|          |                                    | 59, 61, 69, 70, |
|          |                                    | 72, 73, 79, 80, |
|          |                                    | 87, 91, 94, 96, |
|          |                                    | 101–105         |
| GCNMOST  | gate-coupled NMOST                 | 11, 38–40       |

| <b>Notation</b><br>GGNMOST<br>GIDL<br>GPIB | Description<br>gate-grounded NMOST<br>gate-induced drain leakage<br>general purpose interface bus | <b>Page List</b><br>11–13, 18, 35–<br>38, 48, 53,<br>79–82, 87–90,<br>102, 105<br>70<br>69                 |
|--------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| HBM                                        | human body model                                                                                  | 12, 13, 18, 27–<br>29, 36, 57–59,<br>84, 87, 89, 91,<br>92, 94–96, 98–<br>100, 102, 104,<br>105            |
| I-V                                        | current versus voltage                                                                            | 9, 10, 12, 13,<br>17, 24, 25, 28,<br>36, 38, 45–47,<br>57, 59, 70, 72–<br>74, 76, 87–92,<br>94–96, 98, 99, |
| I/O                                        | input/output                                                                                      | 103–105<br>11, 18, 20, 21,<br>23, 28, 30, 35,<br>36, 38, 46, 48,<br>69, 79, 84, 87,                        |
| IC                                         | integrated circuit                                                                                | 91, 94, 96<br>9, 15, 19, 20,<br>22, 27, 46,<br>59, 69, 79, 80,<br>101, 102                                 |
| IP                                         | intelectual property                                                                              | 32                                                                                                         |
| LVS<br>LVTSCR                              | layout versus schematic<br>low-voltage triggered silicon controlled rectifier                     | 80<br>11–13, 17, 18,<br>35, 53–55, 79,<br>84, 96, 98–<br>100, 102, 103                                     |
| MLSCR                                      | modified lateral silicon controlled rectifier                                                     | 11–13, 18, 35,<br>50–53, 79, 84,<br>94–98, 102                                                             |
| MM<br>MOSFET                               | machine model<br>metal-oxide-semiconductor field-effect transistor                                | 27–29, 57, 84<br>7–10, 21, 25,<br>37, 42, 47, 70,<br>79, 81                                                |

| Notation     | Description                                                                                         | Page List                                                                                        |
|--------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| NMOST        | n-channel MOSFET                                                                                    | 9, 11, 17, 21,<br>35–38, 42–45,<br>47, 49, 53, 54,<br>74, 76, 87, 90,<br>99, 103                 |
| NMSA         | Nelder-Mead simplex algorithm                                                                       | 7–10, 17, 18,<br>64, 68, 71, 73,<br>74, 86, 102                                                  |
| NPN          | type of bipolar transistor with n-type collector and<br>emitter and p-type base                     | 17, 35, 36, 42,<br>45, 46, 50, 53,<br>54, 76, 90, 93,<br>97, 99, 103                             |
| PDK          | process design kit                                                                                  | 42, 44, 54, 70,<br>102, 104                                                                      |
| PMOST<br>PNP | p-channel MOSFET<br>type of bipolar transistor with p-type collector and<br>emitter and n-type base | 21<br>17, 46, 49, 50,<br>53, 54, 76, 93,<br>97, 103                                              |
| RAM<br>RF    | random-access memory<br>radio frequency                                                             | 15<br>70, 84                                                                                     |
| SCBE<br>SCR  | substrate current induced body effect<br>silicon controlled rectifier                               | 70<br>9, 11–13, 17,<br>18, 25, 35, 46–<br>53, 70, 74, 76,<br>79, 84, 91–94,<br>102               |
| SGP          | SPICE Gummel-Poon                                                                                   | 17, 43, 49,<br>50, 54, 93, 97,<br>103                                                            |
| SPICE        | simulation program with integrated circuit emphasis                                                 | 5, 17                                                                                            |
| TCAD<br>TLP  | technology CAD<br>transmission-line pulse                                                           | 102, 104, 105<br>9, 12, 13, 17,<br>18, 27, 28, 57–<br>59, 69, 72,<br>81, 87, 88, 90,<br>103, 104 |

| <b>Notation</b><br>VBIC | <b>Description</b><br>vertical bipolar inter-company | <b>Page List</b><br>7–9, 17, 42–<br>44, 49, 50, 54,<br>90, 93, 97, 99,<br>103 |
|-------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|
| WRMSD                   | weighed root-mean-square deviation                   | 72                                                                            |

### LIST OF SYMBOLS

| Notation                   | Description                                                                                                                                                                                         | Page List             |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| $A_{VC1}$                  | linear avalanche-current coefficient of VBIC BJT model $(V^{-1})$                                                                                                                                   | 43, 49                |
| $A_{VC2}$                  | exponential avalanche-current coefficient of VBIC BJT model $(V^{-1})$                                                                                                                              | 43, 49                |
| $lpha_0$                   | absolute MOSFET macro-model length-dependency substrate-current coefficient $(AV^{-1})$                                                                                                             | 43                    |
| $\alpha_1$                 | linear MOSFET macro-model length-dependency substrate-current coefficient $(AV^{-1}m^{-1})$                                                                                                         | 43, 44                |
| $\alpha_{\rm n}$           | electron impact-ionization factor (1/m)                                                                                                                                                             | 51                    |
| $\alpha_{\rm NMSA}$        | reflection coefficient in NMSA (-)                                                                                                                                                                  | 65, 66                |
| $\alpha_{\rm p}$           | hole impact-ionization factor $(1/m)$                                                                                                                                                               | 51                    |
| β                          | exponential MOSFET macro-model $V_{\text{DSeff}}$ -<br>dependency substrate-current coefficient (V <sup>-1</sup> )                                                                                  | 40, 41, 43, 46,<br>76 |
| $\beta_{ m NMSA}$          | contraction coefficient in NMSA (–)                                                                                                                                                                 | 67                    |
| CR                         | paramater of differential evolution; crossover coefficient (-)                                                                                                                                      | 63, 85                |
| D                          | paramater of differential evolution and Nelder-Mead simplex; number of variables in vector of parameters, dimensionality of population member in DE and number of polyhedron vertices in NMSA $(-)$ | 9, 62, 63, 65,<br>67  |
| $\epsilon_{\mathrm{stop}}$ | error of the simplex vertices function values used to terminate the NMSA flow                                                                                                                       | 67                    |
| F                          | paramater of differential evolution; weighing factor in DE population-member calculation $(-)$                                                                                                      | 85                    |
| $f_{\rm obj}$              | objective function (–)                                                                                                                                                                              | 64, 72                |
| - 5                        | -                                                                                                                                                                                                   |                       |

| Notation                   | <b>Description</b>                                                                             | <b>Page List</b>                  |
|----------------------------|------------------------------------------------------------------------------------------------|-----------------------------------|
| $f_{ m obj}$<br>$f_{ m w}$ | weighting vector, part of the calibration method objective function definition $(-)$           | 72                                |
| G                          | paramater of differential evolution; generation index $(-)$                                    | 62, 64                            |
| $G^{\mathrm{II}}$          | impact ionization generation rate (1/s)                                                        | 51                                |
| $\gamma_{\rm NMSA}$        | expansion coefficient in NMSA (-)                                                              | 66                                |
| $I_{\rm gc}^{\rm BJT}$     | impact-ionization current of MOSFET macro-model, internal-VBIC part (A)                        | 43, 49                            |
| <i>I</i> <sub>C</sub>      | collector current of BJT (A)                                                                   | 43, 74                            |
| ID                         | drain current of MOSFET (A)                                                                    | 43, 74                            |
| $I_{\rm DUT}$              | current through DUT (A)                                                                        | 58                                |
| I <sub>dsa</sub>           | MOSFET drain current without impact-ionization effect (A)                                      | 43                                |
| Igen                       | junction avalanche current (A)                                                                 | 43, 74                            |
| <i>I</i> <sub>h</sub>      | snapback or hold current of ESD protection device                                              | 36, 45, 90, 94,                   |
|                            | (A)                                                                                            | 98, 99                            |
| $I_{\rm sub}^{\rm MOS}$    | substrate current of MOSFET macro-model, internal-<br>MOSFET part (A)                          | 43                                |
| Is                         | saturation current of BJT or diode (A)                                                         | 76                                |
| $I_{t1}$                   | current corresponding to the trigger voltage $V_{t1}$ (A)                                      | 36, 40, 45, 47,<br>90, 94, 98, 99 |
| $I_{t2}$                   | failure or second-breakdown current (A)                                                        | 10, 25, 26, 40,<br>41, 105        |
| <i>I</i> <sub>tot</sub>    | total leakage current through the base-collector junc-<br>tion of VBIC BJT model (A)           | 43, 49                            |
| L                          | MOSEET channel length (m)                                                                      | 81                                |
| Lidnessa                   | length of un-salicided drain region of MOSFET (m)                                              | 81                                |
| $L_{\rm eff}$              | effective length of MOSFET channel, resistor or other<br>relevant device (m)                   | 43, 44                            |
| Μ                          | avalanche multiplication factor (–)                                                            | 36, 43, 74, 76                    |
| $M_C$                      | VBIC BJT base-collector junction gradient coefficient (-)                                      | 43, 49                            |
| n                          | concentration of free electrons in a semiconductor $(m^{-3})$                                  | 51                                |
| $N_{ m f}$                 | number of fingers (or <i>folds</i> ) of MOSFET (-)                                             | 81                                |
| NP                         | paramater of differential evolution; size of a popula-<br>tion in a single DE generation $(-)$ | 62, 64, 85                        |
| Ē                          | simplex centroid in NMSA                                                                       | 65–67                             |

| Notation                          | Description                                                                                                                                             | Page List                                           |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Р                                 | single point of a simplex in <i>D</i> -dimensional space in NMSA                                                                                        | 65–67                                               |
| р                                 | concentration of free holes in a semiconductor $(m^{-3})$                                                                                               | 51                                                  |
| R <sub>sh</sub>                   | sheet resistance $(\Omega)$                                                                                                                             | 44                                                  |
| R <sub>d,noSAL</sub>              | resistance of the integrated drain-side ballast resistor<br>using salicide blocking mask used in MOSFET-based<br>ESD protection structures ( $\Omega$ ) | 37, 44                                              |
| $R_{\rm L}$                       | matching resistance at the end of TLP transmission line $(\Omega)$                                                                                      | 58                                                  |
| <i>R</i> <sub>nw</sub>            | n-well resistance of SCR-based devices $(\Omega)$                                                                                                       | 49, 54                                              |
| <i>R</i> on                       | dynamic resistance in snapback or hold state ( $\Omega$ )                                                                                               | 37, 40, 41, 45,<br>59, 87, 89–91,<br>94, 96, 98, 99 |
| $R_{\rm pw}$                      | p-well resistance of ESD NMOST or SCR-based devices ( $\Omega$ )                                                                                        | 36, 44, 49, 54                                      |
| t                                 | vector of differential evolution; auxiliary vector con-<br>taining random numbers following uniform distribu-<br>tion                                   | 63                                                  |
| u                                 | vector of differential evolution; trial vector derived<br>from population members of the same generation                                                | 62, 64                                              |
| V                                 | vector of differential evolution; crossover vector (new parameter vector for single member of the $(G + 1)$ -th generation)                             | 63                                                  |
| $V_{bci}^{mod}$                   | built-in potential of VBIC BJT base-collector junction<br>diminished by voltage drop accross the junction (V)                                           | 43, 49                                              |
| $V_{\rm bd}$                      | first-breakdown voltage of an ESD device (V)                                                                                                            | 25, 36, 41                                          |
| $V_{\rm DD}$                      | positive DC power voltage of IC (V)                                                                                                                     | 26                                                  |
| V <sub>DUT</sub>                  | voltage measured on DUT (V) $during a state of MOSEET (V)$                                                                                              | 58                                                  |
| V <sub>DS</sub><br>V <sub>1</sub> | drain-source voltage of MOSFET (V)<br>drain saturation voltage of MOSFET (V)                                                                            | 43, 74, 76<br>43 44 74 76                           |
| Vdsat<br>VDS off                  | effective drain-source voltage of MOSFET (V)                                                                                                            | 7,43                                                |
| VGS                               | gate-source voltage of MOSFET (V)                                                                                                                       | 44.76                                               |
| $V_{\rm h}$                       | snapback or hold voltage of ESD protection device                                                                                                       | 25, 26, 36, 41,                                     |
|                                   | (V)                                                                                                                                                     | 45-47, 52, 53,                                      |
|                                   |                                                                                                                                                         | 89–91, 94, 96,                                      |
|                                   |                                                                                                                                                         | 98, 99                                              |
| V <sub>in</sub>                   | DC voltage of an input voltage source (V)                                                                                                               | 58                                                  |
| V <sub>meas</sub>                 | (V) measured set of voltage data, e.g., I-V characteristic                                                                                              | 12                                                  |
| v <sub>n</sub>                    | electron velocity (m/s)                                                                                                                                 | 51                                                  |
| vp                                | hole velocity (m/s)                                                                                                                                     | 51                                                  |

| Notation $V_{\rm sim}$  | <b>Description</b><br>set of voltage data gathered by a simulation, e.g., I-V<br>characteristic (V)                                                             | <b>Page List</b><br>72                                                      |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| $V_{t1}$                | trigger voltage of protection device (V)                                                                                                                        | 8, 24–26, 36–<br>38, 40, 41, 45,<br>47, 51–53, 89–<br>91, 94, 96, 98,<br>99 |
| $V_{t2}$<br>$V_{th}$    | voltage corresponding to the failure current $I_{t2}$ (V) threshold voltage of MOSFET (V)                                                                       | 37, 38<br>44                                                                |
| WB<br>WBD               | effective width of parasitic BJT in MOSFET (m)<br>depletion width of the reverse-biased junction be-<br>tween the drain diffusion and the bulk of MOSFET<br>(m) | 40<br>40                                                                    |
| Weff,tot                | effective total width of MOSFET, resistor or other relevant device (m)                                                                                          | 44                                                                          |
| w <sub>f</sub>          | finger width of MOSFET (m)                                                                                                                                      | 81                                                                          |
| <b>X</b> <sub>i,G</sub> | vector of differential evolution; <i>i</i> -th parameter vector of <i>G</i> -th generation                                                                      | 62–64                                                                       |
| у                       | function value of the objective function at a given vertex in Nelder-Mead simplex algorithm                                                                     | 65–67                                                                       |

## LIST OF FIGURES

| 2.1   | Schematic Representation of the Full-Chip Level ESD Protection System     | 20 |
|-------|---------------------------------------------------------------------------|----|
| 2.2   | Example of a Digital I/O Pad Protection Using Primary and Secondary       |    |
|       | ESD Protection Elements                                                   | 21 |
| 2.3   | Example of a Simple NMOST-Based Power Clamp Between $V_{DD}$ and $V_{SS}$ | 22 |
| 2.4   | Example of an Inter-Domain Power-Coupling Diode Structure Between         |    |
|       | $V_{SS1}$ and $V_{SS2}$                                                   | 23 |
| 2.5   | Example of an ESD Current Path in a Protected System                      | 23 |
| 2.6   | Simple Turn-on I-V Characteristic                                         | 24 |
| 2.7   | Snapback I-V Characteristic                                               | 25 |
| 2.8   | Example of the Correct and Wrong ESD-Protection Designs                   | 26 |
| 2.9   | Human Body Model Representation                                           | 29 |
| 2.10  | HBM Tester Schematic                                                      | 29 |
| 2.11  | Machine Model Representation                                              | 30 |
| 2.12  | Charged-device Model Representation (Discharge Phase)                     | 31 |
| 2.13a | a Conceptual Schematic of CDM Tester (Direct Charging Method)             | 31 |
| 2.13  | Conceptual Schematic of CDM Tester (Field-Induced Method)                 | 32 |
| 2.14  | Comparison of Current Waveforms of HBM, MM, and CDM Pulses .              | 33 |
| 3.1   | GGNMOST Structure                                                         | 37 |
| 3.2   | NMOST Snapback I-V Characteristics (Dashed Line – Salicide Drain,         |    |
|       | Solid – Extended Drain with Salicide Blockage)                            | 38 |
| 3.3   | GCNMOST Structure                                                         | 39 |
| 3.4   | GCNMOST I-V Characteristics                                               | 39 |
| 3.5   | Scheme of NMOST Macro-Model                                               | 42 |
| 3.6   | SCR Structure                                                             | 47 |
| 3.7   | I-V Characteristics of SCR Device                                         | 48 |
| 3.8   | Example of I/O Protection Circuit with Primary SCR and Resistor and       |    |
|       | GGNMOST as Secondary Protection                                           | 48 |
| 3.9   | Macro-Model of the SCR and MLSCR Devices                                  | 50 |
| 3.10  | MLSCR Structure                                                           | 52 |
| 3.11  | LVTSCR Structure                                                          | 53 |

| 3.12              | Macro-Model of LVTSCR                                                                                                                       | 55             |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 4.1a<br>4.1b      | TLP Measuring System (Scheme)                                                                                                               | 57             |
| 4.0               | Composition)                                                                                                                                | 58             |
| 4.2a<br>4.2b      | Final DUT I-V Characteristic Measured by HBM Pulse ([1])                                                                                    | 60<br>60       |
| 5.1<br>5.2        | Representation of the Differential Evolutionary Algorithm Example of the Crossover Process                                                  | 63<br>64       |
| 6.1<br>6.2<br>6.3 | Scheme of the DC Simulation Test-Bench for Macro-Model Calibration.<br>Flow Diagram of Proposed Model Calibration Method                    | 73<br>75<br>77 |
| 7.1               | Layout Snapshot of the Selected GGNMOST Protection Structure                                                                                | 82             |
| 7.2a<br>7.2b      | Micro-photograph of the Designed and Fabricated Multi-project IC Die.<br>Micro-photograph of the North-West Part of the Die with ST and CTU | 82             |
|                   | Logos.                                                                                                                                      | 83             |
| 7.2c              | tures with Added Pin Numbers.                                                                                                               | 83             |
| 7.3               | Scheme of the Digital I/O Circuit for Demonstrating Correct Conver-<br>gence Properties of Calibrated Macro-models.                         | 85             |
| 8.1a              | Comparison of GGNMOST TLP and Macro-model I-V Characteristics.                                                                              | 88             |
| 8.1b              | Absolute Error of GGNMOST TLP and Macro-model I-V Characteristics.                                                                          | 88             |
| 8.1c              | HBM Transient Response of GGNMOST Macro-model.                                                                                              | 89             |
| 8.2a              | Comparison of SCR HBM and Macro-model I-V Characteristics                                                                                   | 91             |
| 8.2b              | Absolute Error of SCR HBM and Macro-model I-V Characteristics.                                                                              | 92             |
| 8.2c              | HBM Transient Response of SCR Macro-model.                                                                                                  | 92             |
| 8.3a              | Comparison of MLSCR HBM and Macro-model I-V Characteristics.                                                                                | 94             |
| 8.3b              | Absolute Error of MLSCR HBM and Macro-model I-V Characteristics.                                                                            | 95             |
| 8.3c              | HBM Transient Response of MLSCR Macro-model                                                                                                 | 95             |
| 8.4a              | Comparison of LVTSCR HBM and Macro-model I-V Characteristics.                                                                               | 96             |
| 8.4b              | Absolute Error of LVTSCR HBM and Macro-model I-V Characteristics.                                                                           | 98             |
| 8.4c              | HBM Transient Response of LVTSCR Macro-model.                                                                                               | 100            |

## LIST OF TABLES

| 3.1  | Summary of Effects of NMOST Macro-model Parameters to its I-V  |    |
|------|----------------------------------------------------------------|----|
|      | Characteristics                                                | 45 |
| 3.2  | Summary of SCR and MLSCR Macro-model Parameters                | 50 |
| 3.3  | Summary of LVTSCR Macro-model Parameters                       | 54 |
| 7.1  | Summary Table of Designed GGNMOST Structures                   | 81 |
| 8.1a | GGNMOST I-V Characteristics Penalization Setup                 | 89 |
| 8.1b | Calibrated Parameters of GGNMOST Macro-model.                  | 90 |
| 8.1c | Comparison of Important Regions of the GGNMOST Macro-model     |    |
|      | and TLP Measured I-V Characteristics.                          | 90 |
| 8.2a | SCR I-V Characteristics Penalization Setup                     | 91 |
| 8.2b | Calibrated Parameters of SCR Macro-model.                      | 93 |
| 8.2c | Comparison of Important Regions of the SCR Macro-model and HBM |    |
|      | Measured I-V Characteristics.                                  | 94 |
| 8.3a | MLSCR I-V Characteristics Penalization Setup                   | 96 |
| 8.3b | Calibrated Parameters of MLSCR Macro-model.                    | 97 |
| 8.3c | Comparison of Important Regions of the MLSCR Macro-model and   |    |
|      | HBM Measured I-V Characteristics.                              | 98 |
| 8.4a | LVTSCR I-V Characteristics Penalization Setup                  | 98 |
| 8.4b | Calibrated Parameters of LVTSCR Macro-model.                   | 99 |
| 8.4c | Comparison of Important Regions of the LVTSCR Macro-model and  |    |
|      | HBM Measured I-V Characteristics.                              | 99 |

## CHAPTER 1

### INTRODUCTION AND THE STATE OF THE ART

Electrostatic discharge (ESD) presents serious threat for reliability and lifetime of any integrated circuit and has to be carefully addressed in every design. It has been so since the first steps on a field of very-large-scale integration in early 70s when more and more complex integrated circuits (ICs) like large dynamic random-access memory modules or microprocessors were introduced. Each advance in lithography and other fabrication steps of IC fabrication process emphasize this fact. As technological nodes – expressed as transistor minimal gate length – shrink, transistors thus integrated become increasingly sensitive to a charge introduced to them during an ESD. Even though duration and total charge of an ESD event is relatively small ( approx. tens of nanoseconds and order of units to hundreds of nanocoulombs), deep sub-micron dimensions of transistors (especially their gate oxides which are in modern nodes with high- $\kappa$  dielectric reaching physical thickness below 20 Å) make them extremely vulnerable. K. Allen in 2002 [3] demonstrated that more than 35 % of IC production is lost due to ESD damage costing companies almost 6 % of annual gross sales.

To increase IC robustness against ESD events, full-chip protection design has to be carefully integrated. Introduction of special models that are able to describe behavior of a protection device during an ESD event may substantially decrease number of iterations necessary for full-chip ESD protection system design to be refined. As price per lot dramatically increases with decreasing technological node (along with the ESD sensitivity as mentioned earlier) it is even more pressing to limit this number of iterations – design spins – to minimize final product cost. This is especially valid in case when special custom ESD protections are required (foundry supplied protection blocks can't be used for any reason) and thus in-house development is unavoidable.

### **1.1** State of the Art

16

Research teams around the world presented different approaches to model ESD protection devices based on different techniques, but all of them are using traditional manual characterization methods [2, 4, 5]. These methods require large number of specific measurements to be performed, thus increasing demand on dedicated specialists and total characterization time. In most of the cases, the measurements require all terminals of a protection device to be connected to external pads which increases systematic error of the measurements as all those pads shall be always protected by at least a basic ESD protection device that adds parasitics and consequently may influence the measurements. The model calibration process is then iterative calibration of all the model fitting parameters until the whole device model emulates the protection behavior with sufficiently low error. This standard calibration approach will be further designated as *standard model calibration method* and will be in more detail described in Chapter 6.

Author is not aware of any commercial ESD-dedicated automated macro-model calibrating software available. Numerous commercial software packages exist for generic model calibration though those would present large investment and for design houses without in-house fabrication factory this software has virtually no additional use cases to rationalize the purchase. Also, there may be issues with voltage and current levels that are orders of magnitude higher than in case of standard transistor models. Article noting use of such a software package is for example [6].

### **1.2** Research Contribution to the State of the Art

The goal of the research is to maximally automate the ESD protection device macromodel calibration procedure and also more importantly to limit total number of measurements required and to measure structures in form they will be used in production designs without any additional probing contacts or terminals.

The author developed new approach to calibrate ESD macro-models requiring minimal resources. Research on effective optimization algorithm was done by the author yielding differential evolution (DE) as the most fitting one for the required task. Additional improvement was later achieved by the author by introduction of Nelder-Mead simplex algorithm (NMSA) to the final stage of the optimization flow where DE loses its efficiency. Proposed combination of DE and NMSA was published before in [7] but their implementation is different than the author's and is not suitable for presented method.

Contribution to ESD modeling was done by the author by introduction of 4-terminal vertical bipolar inter-company (VBIC) bipolar model instead of 3-terminal variant with additional SPICE Gummel-Poon (SGP) PNP bipolar model in case of low-voltage triggered silicon controlled rectifier (LVTSCR) ESD protection macro-model. This improvement allowed to limit number of fitting parameters to a half of the original 32 without significantly affecting macro-model precision. Additionally, the author made a study to asses sensitivity of important regions of I-V characteristics of ESD NMOST macro-model to parameters of all the macro-model sub-models (e.g., core NMOST, VBIC NPN bipolar transistor, and substrate resistance models). This is presented in Chapter 3.

The final contribution of the author is limiting number of required measurements for a macro-model calibration to a single TLP measurement which is then used as a calibration template. This contribution significantly simplifies the calibration procedure, especially if fully automated TLP setup is available. This alleviates the need for ESD specialist to waste time by manually measuring set of characteristics that are otherwise necessary (e.g., [8, 2]). Additionally, it enables to characterize ESD protections structures as they are implemented in final designs, i.e., without additional terminals used only for the characterization.

Future development of the method may include introduction of macro-model scalability with respect to device dimensions, introduction of impedance characterization to SCR-based protection structures, etc. Temperature and statistical effects were omitted in this research as those properties are not sought by ESD designers but may be useful during development of new ESD protection structures.

This research is based on author's original work done as part of his master's thesis in years 2010 and 2011 [9].

This thesis is organized as follows: Chapter 2 introduces the reader to basic ESD design practices and to device-level ESD models. Comprehensive list of ESD protection devices and approaches to their modeling are summarized in Chapter 3. Chapter 4 explains properties and necessity of TLP characterization and possibility to employ HBM measurements instead of TLP in case the required equipment is not readily available. Introduction to differential evolution and Nelder-Mead simplex algorithm which are essential part of proposed model calibration method is made in Chapter 5. In Chapter 6, calibration method itself is described in detail along with analysis and comparison with alternative *standard model calibration methods*. Benchmarking methodology of the proposed calibration method is explored in detail in Chapter 7 and so are specific case studies – I/O ESD GGNMOST, LVTSCR, modified lateral silicon controlled rectifier (MLSCR), and basic silicon controlled rectifier (SCR) structures fabricated, measured and eventually calibrated by the method. Chapter 8 presents results of the proposed method benchmarking and discusses them and finally, conclusions are drawn and possible further directions of the research are explored in Chapter 9.

# CHAPTER 2

### BASICS OF ESD-RESISTANT DESIGN

In the current state of IC production, full-chip level ESD-protection-device implementation is essential part of the whole IC design. Without it, as companies are currently mostly fabricating their ICs in deep sub-micron technologies, there would be substantial losses during production, packaging, final-product assembly, and also during regular operation by end users. Therefore, it is necessary to obey several most critical design rules during the IC development. The basic introduction to the design rules are presented in the first part of this chapter.

Prior to release to the market, validation of a new IC has to be performed comparing its operational performance and characteristics with the design specifications created in the early stage of the development process. It is difficult to exactly quantify "quality" of ESD-protection devices, and to be able to objectively compare such measurements performed with a different equipment and in different environments. To address this need to characterize and benchmark ESD-protection designs, the component and system level models were defined and later transformed into a set of standards which will be presented in the later part of this chapter.

### 2.1 System-Level Design Methodology

During the standard ESD-robust design in multi-power-domain complementary MOS-FET (CMOS) ICs, three essential protection measures shall be always implemented: ESD protection of all the I/O pads (interface between IC core and outside of the chip), voltage-clamping devices inserted between each power and respective ground, and inter-domain power-coupling devices (between all the power domains) [10]. Example of such a system is shown in Figure 2.1.



Figure 2.1: Schematic Representation of the Full-Chip Level ESD Protection System

#### 2.1.1 I/O Protection Devices

20

Generally, the protective ESD circuits of a standard digital bidirectional I/O pad consist of two components [11]: *primary* and *secondary* protection circuits. The primary ESD circuit protects an output buffer by limiting the over-voltage caused by the ESD event and diverts major part of the ESD current away from peripheral circuits. It is now common practice to merge output buffers and the primary protection circuit into single structure by means of a layout style. The secondary protection circuit, which is usually a down-scaled version of the primary ESD device (therefore, it triggers much faster), guards input buffers or a Schmitt-trigger-based signal-shaping circuits by clamping induced over-voltage. Therefore, it protects the gates of the input block against a dielectric breakdown. The secondary part shall be always divided from the pad-bonding area by a current-limiting resistor. The secondary part may be omitted only if the primary protection structure triggers fast enough and if the current-limiting resistor is implemented. Even if those two requirements are met, it is a good practice and sometimes necessary to verify the ESD robustness by a measurement of a testing structure. Example of digital I/O self-protected by the output driver using salicide blocking on drain sides of NMOST and PMOST and using current-limiting resistor in the signal path and down-sized gate-grounded MOSFETs as a secondary protection is shown in Figure 2.2.



Figure 2.2: Example of a Digital I/O Pad Protection Using Primary and Secondary ESD Protection Elements

#### 2.1.2 **Power-Clamp Devices**

Power voltage-clamping devices or power clamps are core protection devices implemented to shunt discharges on power lines. Dynamic-triggered devices are usually used as it is possible to set a time-constant of the power-clamp internal RC element to trigger on a specific rising-edge time of an ESD pulse. Power clamps are always distributed throughout the power and ground rails in a pad-ring to minimize ESD path resistance – this is especially important for countermeasures against CDM-like events. Illustrative example of very simple power clamp protection between power and ground lines is shown in Figure 2.3. Time constant *RC* sets edge speed sensitivity of the clamp.



Figure 2.3: Example of a Simple NMOST-Based Power Clamp Between V<sub>DD</sub> and V<sub>SS</sub>

#### 2.1.3 Inter-Domain Power-Coupling Devices

22

Finally, all the power lines of the multi-power-domain system shall be interconnected by the power-coupling elements that clamps potential over-voltage on one of the lines and transfers the charge through the other to the respective ground. Similarly, multiple grounds of the IC (e.g., digital, analog) shall incorporate these structures too. Antiparallel-connected diodes are very often used as an inter-domain power-coupling devices (see Figure 2.4). Partitioning of the IC power distribution is done usually due to noise isolation between power domains otherwise on the same potential, thus care must be taken to correctly optimize between robustness and noise coupling (size) of the diode(s).

All the three described countermeasures shall be designed in such a way that there



**Figure 2.4:** *Example of an Inter-Domain Power-Coupling Diode Structure Between V*<sub>SS1</sub> *and V*<sub>SS2</sub>

always exist low impedance paths between all the possible sources of an ESD event (e.g., pad) and the ground – either via single protection structure directly to the ground or via pad ESD protection and power clamp to the ground. The purpose is to divert as much of the ESD energy as possible from the core blocks via carefully designed low-impedance rather than completely random paths. Example situation showing correctly designed low-impedance paths between two pads is shown on Figure 2.5. Low-impedance path exists between each pad and its respective power and ground, both I/O power domains are coupled to the core domain and the core domain power lines are bypassed by a power clamp.



Figure 2.5: Example of an ESD Current Path in a Protected System

Important aspect of any ESD protection circuit is a behavior during on and off states. The protective circuits should affect neither incoming nor outgoing signals while operating in the off-state; during on-state, the device shall effectively protect core circuits. That means as small leakage in the off-state as possible, short trigger time (in order of nanoseconds [10]), and very small resistance during the on-state. Protection devices shall hold in on-state until the end of an ESD event and shall not be fatally damaged by it.

Two general ESD-protection mechanisms are known: a *simple turn-on current* versus voltage (I-V) and a *snapback* I-V [10].

#### 2.1.4 Simple Turn-on I-V Devices

The simple turn-on I-V device turns on after an incoming voltage reaches a turn-on voltage  $V_{t1}$  and then conducts with low resistance as long as the voltage is higher then the  $V_{t1}$ . Robustness of such a protection device is dependent mainly upon maximum power dissipation of the device. Diode experiencing forward bias voltage higher then "cut-in" voltage (approx. 0.75 V for standard silicon or 0.3 V for Schottky diodes) demonstrates such a behavior. Figure 2.6 shows the simple turn-on I-V.



Figure 2.6: Simple Turn-on I-V Characteristic

24

#### 2.1.5 Snapback I-V Devices

Four parameters are most important for the snapback I-V based devices:  $V_{bd}$  as a firstbreakdown voltage,  $V_{t1}$  as a trigger voltage,  $V_h$  as a holding (snapback) voltage, and  $I_{t2}$  as a second-breakdown current. Current versus voltage characteristic of an ideal snapback-mechanism-ESD-protection device is shown in Figure 2.7. Mechanism of snapback in MOSFET and SCR-based protection structures is presented in Chapter 3.



Figure 2.7: Snapback I-V Characteristic

What is behind of such a high popularity of the snapback-based ESD protection devices? The snapback phenomenon is very effective way to exhibit surprisingly low power losses even with relatively high trigger voltage. It is thanks to a negative-differential-resistance part of the snapback I-V that the holding voltage may be only a fraction of the trigger voltage in the high-current state. All the focus of this thesis is dedicated to the snapback I-V ESD protections as these are the most widely used devices for their attractive properties.

The most of the static properties of the snapback protection device is apparent from its I-V characteristics in the so called *ESD design window*. It basically defines all the operational regions of a device including its destruction by a high-current-induced thermal damage. It is extremely important to correctly size the ESD design window of a protection device for a specific block that it shall protect; otherwise, no matter how robust and quick the protection device would be, the protected circuit will be damaged if e.g. the protection-device trigger voltage would be higher than the protected circuit breakdown voltage (see Figure 2.8).



Figure 2.8: Example of the Correct and Wrong ESD-Protection Designs

Although the snapback-based devices have many advantages, the ESD design window of an effective and robust ESD protection structures have to follow specific requirements. Parameter  $V_{t1}$  shall always be higher than the supply voltage  $V_{DD}$  to avoid self-triggering during the normal operation and shall be simultaneously lower than a specific maximum voltage that is tolerable by internal blocks (e.g., gate oxides). To prevent a lock-up in the snapback state, the snapback (or holding) voltage  $V_h$  shall always be higher than  $V_{DD}$ . Turn-on resistance of the device shall be as low as possible because even relatively low current flowing through a too high resistance may cause too high power dissipation in the conductive channel which induces temperature high enough to melt the silicon channel. The current that causes such extreme rise of a temperature is called second-breakdown current  $I_{t2}$  and shall be in any case high enough that the protection device withstands the strongest ESD event possible (ideally more
than 2 kV HBM). There are always compromises to be made. In this case between the ESD-protection robustness and size, and the IC-operational performance.

During a technology shrinking, modifications to ESD design along with the new design validation are usually required, the reason being introduction of new fabrication steps (e.g., retrograde well, halo implants, etc.) and changes to doping profiles that usually have significant impact on properties of ESD protection circuits.

In order to be able to characterize and benchmark ESD protection devices, so called *component-level ESD models* were developed. Basic summary of their properties follows.

## 2.2 Component-Level Models

In any stage of design, there is always need to exactly quantify performance of a specific block. The situation around ESD protection circuits is no different. Unfortunately, there are many difficulties in determining robustness of an ESD protection device as measurements are extremely sensitive to environmental effects, shape of a testing pulse and interpretation of results. This ambiguity lead to creation of standardized component and system-level models and test methods which can unambiguously benchmark different ESD protections and even protection families with respect to their robustness. These models are widely used for reliability testing and as an aid for development of ESD protection circuits. Even though the only information that are the component and system-level models able to give to a designer is a maximum voltage level of the stress pulse that the protection can withstand (thus effectively protecting core circuits), they are often the only information about ESD performance of an IC in a device technical datasheet. Component-level models differ in terms of a pulse-waveform properties: peak current, rise time, decay rate of the pulse, etc. These properties are exactly defined in the appropriate standard. In the present, three basic component-level models are most widely used [10, 12]: human body model (HBM), machine model (MM), and charged-device model (CDM). Aside from those models with their limited information value, the more recent approach to evaluate the ESD protection properties was developed by T. Maloney and N. Khurana in 1985 – the transmission-line pulse (TLP). Transmission-line pulse is able to describe the whole I-V characteristic of an ESD protection device and to suggest designer valuable information about weak points of a specific ESD design. Details about TLP are available in Chapter 4 along with details how to utilize a standard HBM tester fitted by additional measuring tools to produce TLP-like characterization results. This is especially useful due to the fact that price of a TLP measuring system is much higher than ordinary manual-operated HBM/MM tester, amended by high-bandwidth oscilloscope that is usually essential part of well-equiped laboratory.

#### 2.2.1 Human Body Model

The human body model (HBM) describes discharge between any I/O or analog/power pad and a limb of a human body, for example during manipulation. This model consists of the high voltage generator (hundreds of volts to units of kilovolts) and 100 pF shunt capacitor and 1.5 k $\Omega$  series resistance. The charged capacitor and resistor model electric charge stored in a human body and resistance of a human limb respectively. Illustrative scheme is shown in Figure 2.9. Values of the passive components and properties of the high-voltage generator as well as of the voltage pulse waveform are defined in the HBM standard [13]. Capacitor charged to the specific voltage (definition of voltage levels are also part of the standard) is discharged through the series resistor into any I/O or analog/power pin with one arbitrary pin grounded while other pins remain unconnected. This discharge is repeated three times and then the pin is inspected for change in leakage current. All the pins are tested in such a way one by one. Based on maximum voltage level that the pin ESD protection is able to withstand without significant change in the leakage current the pin becomes rated for this specific HBM voltage, e.g., if a pin passes 4 kV pulse testing but fails for 8 kV, it is 4 kV HBM tolerant.

The rise time of the HBM waveform is in order of units or tens of nanoseconds and discharge rate is in order of GV/s. Peak current of the HBM event can exceed 2 A for 4 kV stress. More information about the standard, waveform parameters, and requirements for the HBM tester can be found in [13]. Example block diagram for HBM tester is shown in Figure 2.10.



Figure 2.9: Human Body Model Representation



Figure 2.10: HBM Tester Schematic

### 2.2.2 Machine Model

The machine model (MM), as its name suggests, emulates an ESD event during manipulation by automatons. The major difference against the HBM is a size of the series resistor. Because of the nature of this resistance (metal machines) its value is much lower than in the HBM model (usually units of Ohms); therefore, parasitic components of a discharge path has the major impact to a pulse properties. Parasitic inductance of about 0.7  $\mu$ H and resistance of 10  $\Omega$  [14], both due to measuring leads and a device under test (DUT), make the pulse oscillatory. The rise time of a MM-induced ESD pulse is approximately 15–30 ns and the peak current can reach 5 A for 400 V pulse level. MM characterization measurement follows the same procedure as the HBM one. Figure 2.11 presents circuit representation of MM measuring bench. As HBM, the MM uses classification based on the ESD voltage level the device can withstand – from approximately 25 V to 400 V. For additional information about the MM see [14].



Figure 2.11: Machine Model Representation

### 2.2.3 Charged Device Model

The charged-device model (CDM) is based on different assumption. The pulse is not generated outside of the DUT but within the DUT itself. This model emulates discharge of a charged package through a grounded pad as it can happen during for example post-packaging manipulation. As opposite to the previous component-level models, the capacity of the DUT package has important impact to the results in the CDM. Two different methods are used to create CDM ESD stress: the direct charging and field-induced methods. The first method is based on charging the device through the pad with the best contact to the substrate or through all pins at once (see Figure 2.13a for a tester conceptual schematic). Then each pin is discharged one by one. During measuring by the second method, the DUT itself is charged by an induction of a field plate on which the DUT resides and then discharged through the internal circuits by one of its I/O or analog/power pads to the ground (see Figure 2.13b for a tester conceptual schematic). The CDM event is the fastest - rise time less than 1 ns and duration in units of nanoseconds [12] - and most dangerous of all the three component-level models; and therefore, it is very difficult for protective circuits to react fast enough to clamp majority of the ESD energy away from vulnerable internal circuits. CDM-induced electrostatic discharge current can rise close to 30 A for 2 kV pulse. Devices are also ranked by a CDM voltage level they can withstand without major damage. Representation of scheme of the CDM with the parasitics is shown in Figure 2.12. The charged-device model is subjected to the standards, see [15] for details.

All the component-level models are used to test the ESD circuits using standardized methods which make all the results reproducible. They are often used during a design



Figure 2.12: Charged-device Model Representation (Discharge Phase)



Figure 2.13a: Conceptual Schematic of CDM Tester (Direct Charging Method)



Figure 2.13b: Conceptual Schematic of CDM Tester (Field-Induced Method)

phase as it makes it possible to compare quality of many different protection system designs and implementations and based on component-level model results select the most robust of them. The ESD testers that meets all the specifications in the respective standard are available ranging from a manually operated testers to a fully automated systems for mass-volume characterization or validation. Exact standardization [13, 14, 15] of all the important parameters of the testers ensures consistent and reproducible measurement and ability to compare designs across different IP vendors.

For completeness, comparison of typical current waveforms of the three componentlevel model pulses is presented in Figure 2.14.



Figure 2.14: Comparison of Current Waveforms of HBM, MM, and CDM Pulses

# CHAPTER 3

## **OVERVIEW OF ESD PROTECTION DEVICES**

Following paragraphs summarize basic principles, properties and approaches to model ESD protection devices most often used in modern deep-submicron bulk CMOS processes: gate-grounded NMOST, silicon controlled rectifier, modified lateral silicon controlled rectifier, and low-voltage triggered silicon controlled rectifier.

## 3.1 Gate-Grounded NMOST

Gate-grounded NMOST (GGNMOST) is one of the most widely used digital I/O protection devices in standard CMOS processes. It's mainly because of its proven robustness and easy implementation without any additional masks required.

Structure of NMOST inherently contains a parasitic NPN bipolar transistor consisting of drain, source, and bulk connection (forming collector, emitter, and base respectively). Even though exhibiting very poor parameters compared to non-parasitic bipolar transistors available in modern CMOS processes it plays essential role in GGN-MOST operation. See Figure 3.1 with highlighted bipolar transistor.

During normal operation, the GGNMOST having its gate and bulk contacts tied to a potential of a source terminal conducts virtually zero current through its drain terminal (except thermal leakage). Because the bulk terminal is effectively shorted to the source terminal, increasing drain—source voltage also increases electric field on reverse-polarized n+ drain—p-well junction giving gradual rise to velocity of free minority carriers that are being pulled into a depletion region of the junction. When critical electric field (and thus also the velocity of the carriers) is reached, avalanche impact ionization boosts the leakage current by following equation

$$J_h(w) = M J_h(0) \tag{3.1}$$

where  $J_h(x)$  denotes current density of minority carriers in a specific depth of the depletion region of the drain—p-well junction, w is thickness of the depletion region, and M is an impact ionization multiplication factor. This state corresponds to reaching drain voltage of V<sub>bd</sub> (first break-down voltage) in Figure 3.4 showing simplified I-V characteristics of a typical GGNMOST structure. Important fact to note is that even though the bulk terminal is shorted to the source one, the nature of a low-doped pwell in which the NMOST is manufactured means that there exists inherent substrate resistance between the drain—p-well junction and the bulk contact (it is denoted as  $R_{pw}$ in Figure 3.1). Ohm's law then dictates that where a current flows through a resistance, there is a voltage drop on that resistance. Remembering the parasitic NPN transistor formed by drain-p-well and p-well-source junctions the mechanism of GGNMOST snapback operation can be easily explained: when the current flowing through the p-well resistance reaches level needed to forward-bias the p-well—source junction (i.e., local potential below gate and near the source contact reaches turn-on voltage of the p-well-source junction), the parasitic NPN transistor starts to operate in forward mode abruptly decreasing GGNMOST drain—source resistance and voltage drop on the protection device to holding voltage  $V_h$  while increasing the drain current – this behavior corresponds to a negative resistance (rise to current causes voltage to drop). The voltage at which the protection starts to exhibit the negative resistance is called trigger voltage (point  $\{V_{t1}, I_{t1}\}$  in Figure 3.4). This mechanism is called *snapback*. Point on the I-V characteristics in Figure 3.4  $\{V_h, I_h\}$  is thus often instead holding called snapback voltage.

Design of GGNMOST-based I/O protection is always a compromise between tolerance to ESD pulse energy (i.e., HBM voltage level) and a size of the protection. As it is usually necessary to use very wide transistor (hundreds of micrometers for example), it is essential to optimize also its layout. Solution is to partition this wide transistor into multiple fingers with smaller width per finger but the same total width of the whole device. Unfortunately this creates its own issues: non-uniform bulk contact and with that related non-uniform triggering and conduction of individual fingers during ESD event. As the finger in the center of multi-finger structure sees largest resistance to the bulk contact, the snapback occurs earlier. As snapback effectively abruptly decreases voltage drop across the protection device, other fingers does not activate leaving all the energy to be shunted by the center finger. If the trigger voltage  $V_{t1}$  of the protection is higher than a second break-down voltage  $V_{t2}$  and if the ESD energy is high enough to reach the second break-down voltage, then the protection is irreversibly damaged before any other finger can trigger (see dashed line in Figure 3.4). To overcome this issue, there are numerous possible solutions. Elegant and the most often used is addition of a balast resistance to drains of all the fingers (either lumped poly-resistors or integrated diffusion resistances using salicide blocking on the drain side of the MOSFET – the latter is denoted in Figure 3.1 as  $R_{d,noSAL}$ ). The additional ballast resistance increases turn-on resistance  $R_{on}$  and effectively shifts second break-down voltage  $V_{t2}$  higher – above the trigger voltage  $V_{t1}$  (see solid line in Figure 3.2).

In case of a negative ESD impulse to drain terminal, the drain—p-well junction of the NMOST is forward-biased and shunts the current away.



Figure 3.1: GGNMOST Structure



Figure 3.2: NMOST Snapback I-V Characteristics (Dashed Line – Salicide Drain, Solid – Extended Drain with Salicide Blockage)

#### 3.1.1 Gate-Coupled NMOST

One of the other possible solutions of the non-uniform triggering of the multi-finger protection – decreasing its  $V_{t1}$  voltage below the second-breakdown voltage  $V_{t2}$  so that all the fingers can be triggered before the damage of the fingers in the center of the structure can occur – is to control the gate—source bias voltage of the device. The issue with this approach is the necessity to limit leakage in off state as much as possible – static gate biasing is thus not a viable option. Dynamic *RC* coupling of the gate to the protected rail or I/O depicted in Figure 3.3 exhibits decrease of the trigger voltage due to forward transient gate biasing and also off state leakage is comparable to standard GGNMOST as the gate is weakly pulled to ground. The high-pass *RC* constant of the GCNMOST has to be set such that signal changes on the protected I/O during normal operation do not trigger the protection. A ratio of *C* and *R* which sets the transient gate biasing dictates change to the trigger voltage  $V_{t1}$  [12]. Resulting improvement to the GGNMOST I-V characteristic is depicted in Figure3.4.

Position of some of the important points of the GGNMOST or GCNMOST I-V



Figure 3.3: GCNMOST Structure



Figure 3.4: GCNMOST I-V Characteristics

characteristics can be controlled by some of the device design parameters and also a layout style. Some of those parameters are discussed below.

#### Gate Width

Neglecting non-uniformity of finger conduction for a moment, the gate width  $(w_g)$ implies increase in overall robustness of the device. More current is needed to turn on or breakdown the device so the currents  $I_{t1}$  and  $I_{t2}$  increase. As the voltage  $V_{t1}$  should not change with change of gate width the on-state resistance  $(R_{on})$  should decrease. If the non-uniformity is taken into account in multi-finger systems, the  $R_{on}$  should decrease with increased number of individual fingers (all fingers have the same width  $w_f$ ). This was not observed during the measurement of the test on-chip protection devices. The turn-on resistance may decrease less than anticipated because of the non-uniform finger conduction. Basically, as not all the device fingers conducts the ESD current, the on-state resistance does not improve proportionally to number of the fingers [16]. The solution of this problem can be the GCNMOST structure as described above. Non-uniform conduction within a single finger is also a factor that needs to be considered during a design. From specific finger width, further increase does not yield further improvement to the on-state resistance as only a part of the finger conducts. Based on report in [11], this phenomenon is mainly caused by non-uniform distribution of dopants in the finger body. The solution would be to extend a total width of a protection device by increasing number of fingers instead of a finger width.

#### **Gate Length**

As mentioned in [10] and [16], the gate length defines to some extent effective width of a parasitic bipolar transistor base  $w_B$  and a width of a depletion region of a reverse-biased p—n junction  $w_{BD}$  consisting of a drain diffusion and a p-well:

$$w_{\rm B} + w_{\rm BD} \propto L. \tag{3.2}$$

This increase of effective BJT base width means that the bipolar current gain factor  $\beta$  decreases dramatically. As the first break-down voltage of a p—n junction depends

only on its doping profile,  $V_{bd}$  does not change. On the other hand as snapback voltage  $V_h$  is inversely proportional to  $\beta$  and  $\beta$  decreases with second power of the gate length [10], following relation may be drawn

$$V_{\rm h} \propto L^{2/n},\tag{3.3}$$

where *n* is a technology constant. Trigger voltage  $V_{t1}$  is also inverse proportional to  $\beta$  as transport efficiency of the bipolar transistor decreases and also the electric field on drain—p-well junction decreases with increasing channel length, so the onset of the impact ionization is also negatively impacted. The on-state resistance  $R_{on}$  also increases because of increased series resistance of the longer channel. The second break-down current  $I_{t2}$  is higher due to larger volume where the heat generated in the depletion region is dissipated [10].

#### Salicide Blocking on Drain Diffusion

Silicide is a silicon compound with another more electro-positive element such as tungsten or titanium. The advanced process called salicide (self-aligned silicide) process utilizes fact that used transition metals don't react with silicon oxides or nitrides and don't need additional lithographic masks. The silicidation of diffusion and poly-silicon gate contacts are applied to decrease series resistance of the contacts thus enhancing performance of analog and digital circuits, but in ESD circuits the ballast resistance is important part of a protection device. Reduction of ballast resistance by introduction of salicide process step on ESD device may lead to non-uniform finger conduction causing degradation of the second break-down current  $I_{t2}$  but also implies reduction of  $R_{on}$ ,  $V_h$  and trigger voltage  $V_{t1}$  [10]. It is thus desirable to introduce selective silicide blocking mask which is nowadays in most designs already available due to need for high-resistive, highly linear poly-silicon resistors.

## 3.1.2 ESD NMOST Macro-Model

Macro-model used for evaluation is based on model presented in [17] and comprises of appropriate technological n-channel BSIM NMOST core, n-type three-pin VBIC BJT model simulating parasitic NPN structure formed of drain and source n+ diffusions and p-well, and p-well and un-salicided drain diffusion resistances. Complete macro-model is shown in Figure 3.5.



Figure 3.5: Scheme of NMOST Macro-Model

The core n-channel BSIM model is in fact already part of the process design kit (PDK) – available PDK contains BSIM MOSFETs in version 3.24 – and majority of its parameters is already correctly characterized by model engineers and process development team. Just three parameters of the substrate-current equations of the BSIM model have to be re-characterized to properly model substrate current. The second most important part of the macro-model is the n-type BJT modeled by VBIC model. VBIC is able to model collector-base breakdown by impact ionization and is thus used as second part of substrate current model. The NMOST part of the substrate current flowing through the bulk terminal can be described as

$$I_{\text{sub}}^{\text{MOS}} = \alpha \cdot V_{\text{DSeff}} \cdot \exp\left(\left(\frac{\beta}{V_{\text{DSeff}}}\right)^{I_{\text{dsa}}}\right)$$
(3.4)

$$\alpha = \alpha_0 + \frac{\alpha_1}{L_{\text{eff}}} \tag{3.5}$$

where  $V_{\text{DSeff}}$  is the effective drain—source voltage,  $I_{\text{dsa}}$  is the drain current without considering the impact ionization effect,  $L_{\text{eff}}$  is the effective channel length of the NMOST, and  $\alpha_0$ ,  $\alpha_1$ , and  $\beta$  are the three n-channel BSIM model substrate current fitting parameters. The second part modeled by the collector-base impact-ionization breakdown model of the VBIC BJT model can be described as

$$I_{\rm gc}^{\rm BJT} = I_{\rm tot} A_{VC1} V_{bci} \exp\left(-A_{VC2} V_{bci}^{\rm mod}\right)^{M_C - 1}$$
(3.6)

where  $I_{tot}$  is the total leakage current through the base-collector junction,  $V_{bci}^{mod}$  is a built-in potential of the base-collector junction diminished by a voltage drop across the junction,  $M_C$  is a junction gradient coefficient, and  $A_{VC1}$  and  $A_{VC2}$  are fitting parameters. Total current is then calculated as the sum of the  $I_{sub}^{MOS}$  and  $I_{gc}^{BJT}$  currents.

Different approach was presented in [8] where dedicated current source is used to model the junction avalanche current. Instead of VBIC bipolar transistor model, standard SGP models the parasitic bipolar behavior. The avalanche current model is defined as

$$I_{\text{gen}} = (M-1) \cdot (I_{\text{D}} + I_{\text{C}}),$$
 (3.7)

$$M = \frac{1}{1 - K_1 \cdot \exp\left(\frac{K_2}{V_{\text{DS}} - V_{\text{dsat}}}\right)},\tag{3.8}$$

where *M* is avalanche ionization factor,  $I_D$  is a drain current of the NMOST model,  $I_C$  is a collector current of the SGP bipolar model,  $V_{DS}$  is drain—source voltage,  $V_{dsat}$  is drain—source saturation voltage, and  $K_1$ ,  $K_2$  are fitting parameters. On the other hand, this independent current source can very easily cause convergence difficulties during complete system simulation and is problematic for implementation due to the fact that it requires value of  $V_{dsat}$  which is not accessible BSIM model parameter and have to be thus calculated twice – once in the NMOST model itself and second in the avalanche current model as

$$V_{\rm dsat} = \frac{V_{\rm GS} - V_{\rm th}}{a_1 + b_1 (V_{\rm GS} - V_{\rm th})},$$
(3.9)

where  $V_{GS}$  is the gate—source voltage,  $V_{th}$  is NMOST threshold voltage, and  $a_1$  and  $b_1$  are fitting parameters. Convergence difficulties were observed in early stages of the research when a Verilo-A model utilizing this substrate current source model was used and as a result this type of snapback model was abandoned.

Remaining parts of the macro-model are the substrate resistance that is modeled as a linear lumped voltage and temperature-independent resistor requiring single fitting parameter  $R_{pw}$ , and technological diffusion resistor modeling unsilicided drain extension of the ESD NMOST which is defined by the dimensions of the device. This technological diffusion resistor is also part of the standard PDK and does not have to be characterized – just modified to take into account the fact that the diffusion resistor in the ESD model has contact on only one side. PDKs use following model of un-salicided diffusion resistor (ommiting temperature and voltage dependences and removing one of the two contact resistances)

$$R_{\rm d,noSAL} = R_{\rm sh,ndiff} \cdot \frac{L_{\rm eff}}{w_{\rm eff,tot}} + R_{\rm sh,contact} \cdot \frac{L_{\rm contact}}{w_{\rm eff,tot}}, \qquad (3.10)$$

where  $R_{\rm sh,ndiff}$  and  $R_{\rm sh,contact}$  are sheet resistances of the drain unsilicided n-diffusion region and diffusion contact respectively,  $w_{\rm eff,tot}$  and  $L_{\rm eff}$  are effective total width and length of the resistor respectively and  $L_{\rm contact}$  is length of the diffusion contact.

Total number of fitting parameters of the macro-model is 16. Two of them in the internal-NMOST BSIM model defining substrate-current model, one in the substrate resistance model, and remaining 13 parameters in the VBIC bipolar transistor model. NMOST fitting parameter ALPHA1 (or  $\alpha_1$  in equation 3.4) was omitted as it only adds

dependence to effective length of the transistor which is not desirable.

Table 3.1 summarizes effects of NPN bipolar transistor model, core NMOST model, and substrate resistance parameters to I-V characteristics of the final ESD macro-model. Cadence Spectre Model Reference Manual [18] was used as a reference.

| Parameter                       | V <sub>t1</sub> | I <sub>t1</sub> | V <sub>h</sub> | <b>I</b> <sub>h</sub> | <b>R</b> <sub>on</sub> |
|---------------------------------|-----------------|-----------------|----------------|-----------------------|------------------------|
| NPN BJT Parameters              |                 |                 |                |                       |                        |
| AVC1                            | Ш               |                 | 11             | 11                    |                        |
| AVCI                            | ₩               | $\rightarrow$   | ₩              | ₩                     | $\rightarrow$          |
| AVC2                            | ↓               | $\rightarrow$   | ↓              | ↓                     | $\rightarrow$          |
| IBCI                            | $\downarrow$    | 1               | $\rightarrow$  | $\rightarrow$         | $\rightarrow$          |
| IBCN                            | $\downarrow$    | <b>↑</b>        | $\rightarrow$  | $\rightarrow$         | $\rightarrow$          |
| IBEN                            | $\rightarrow$   | $\rightarrow$   | <b>↑</b>       | $\downarrow$          | $\rightarrow$          |
| IS                              | $\downarrow$    | $\downarrow$    | $\downarrow$   | $\rightarrow$         | $\downarrow$           |
| NEN                             | $\rightarrow$   | $\rightarrow$   | ↓              | Î                     | $\rightarrow$          |
| NF                              | Î               | Î               | Î              | Î                     | $\rightarrow$          |
| RBI                             | $\downarrow$    | $\downarrow$    | $\downarrow$   | $\downarrow$          | $\rightarrow$          |
| RBX                             | $\downarrow$    | $\downarrow$    | $\downarrow$   | $\downarrow$          | $\rightarrow$          |
| RCI                             | $\rightarrow$   | $\rightarrow$   | $\rightarrow$  | $\rightarrow$         | 1                      |
| RCX                             | $\rightarrow$   | $\rightarrow$   | $\rightarrow$  | $\rightarrow$         | $\uparrow$             |
| RE                              | $\rightarrow$   | $\rightarrow$   | $\rightarrow$  | $\rightarrow$         | $\uparrow$             |
| Core NMOST Parameters           |                 |                 |                |                       |                        |
| ALPHA0                          | $\downarrow$    | $\downarrow$    | $\downarrow$   | $\downarrow$          | $\rightarrow$          |
| BETA0                           | $\Downarrow$    | $\Downarrow$    | $\downarrow$   | $\Downarrow$          | $\rightarrow$          |
| Substrate Resistance Parameters |                 |                 |                |                       |                        |
| RPW                             | $\downarrow$    | $\downarrow$    | $\rightarrow$  | $\rightarrow$         | $\rightarrow$          |

<sup>1</sup>  $\uparrow$  – directly proportional

<sup>2</sup>  $\Uparrow$  – exponentially proportional

 $^3 \rightarrow$  – none or insignificant dependence

 Table 3.1: Summary of Effects of NMOST Macro-model Parameters to its I-V Characteristics

## **3.2 Silicon Controlled Rectifier**

The SCR ESD protection devices are based on usually strictly prevented phenomenon – the latch-up. The basic rule during the IC design is to avoid the latch-up at all cost because within the core logic or analog blocks it may cause severe silicon damage. Unlike the core, the SCR protection structures are carefully designed, so they can be stressed by a high current many times without significant damage [11].

The basic SCR structure is demonstrated in Figure 3.6. The device consists of a vertical PNP and a lateral NPN bipolar transistors. The PNP transistor is made of a  $p^+$  emitter diffusion in an n-well forming a base and a p-well as a collector. The NPN transistor consists of an  $n^+$  emitter diffusion, the p-well for a base, and the n-well forming its collector. Resistances of the p-well and n-well regions are annotated as corresponding lumped resistors. An input of the SCR protection device called *anode* is tied to the emitter of the PNP parasitic transistor and n-well  $n^+$  contacting diffusion and is terminated on an I/O pad, whereas a *cathode* consisting of the emitter of the NPN parasitic transistor and the p-well  $p^+$  contacting diffusion is usually tied to the lowest potential on an I/C.

The latch-up effect, which is driving behavior of SCR protection devices, occurs when the anode is charged positively with respect to the cathode. The junction formed of the n-well and the p-well is then polarized in the reverse direction and at some point, an avalanche breakdown of the junction substantially increases a current through the junction. The high avalanche current at some point polarizes the emitter—base junction of the NPN transistor in forward direction. As the base—collector junction is reverse-biased during an ESD event, the NPN transistor starts to operate in active mode and even though having low  $\beta$  factor, the resulting collector current flowing through the p-well resistance generates a voltage drop on it forward-biasing the PNP bipolar transistor base—emitter junction forcing the PNP BJT also into active mode. The resulted positive feedback drives the latch-up and causes self-sustaining biasing of all the active junctions [12]. At this point, the anode—cathode voltage quickly drops introducing negative differential resistance in SCR I-V characteristic manifesting itself as the snapback phenomenon. SCR usually exhibits lower holding voltage V<sub>h</sub> than MOSFET devices. Also, the total area of the SCR-based protection device is severaltimes smaller than the based on MOSFET and is therefore very useful in high-frequency pads where the parasitic area-dependent capacitance limits the useful frequency range.

In case of the negative voltage impulse on the anode with respect to the cathode, the p-well—n-well junction is forward biased and in case of wide enough junction area, no damage occurs. In this state, the protection exhibit *simple I-V* characteristics.



Figure 3.6: SCR Structure

The I-V characteristic of the SCR protection device is shown in Figure 3.7. The trigger point ( $V_{t1}$ ,  $I_{t1}$ ) is the voltage when the device latches up. Thanks to the low  $V_h$ , the current conducted during the latch up can be significantly higher than in case of MOSFET-based protection devices to generate the same amount of heat that needs to be dissipated into surrounding volume. For example, the 0.35 µm technology SCR device with  $V_h \approx 1$  V presented in [19] can withstand as much as six-times more current than an NMOST-based device fabricated in the same technology.

The major drawback of the SCR protection devices is the fact that because of their high trigger voltage (in some technologies more than 16 V) and relatively high time-to-trigger due to by order of magnitude longer onset of latch-up, their use is limited [19]. Solution to slow SCR reaction is complementing it by a secondary protection coupled to the SCR by a current-limiting resistor as shown in Figure 3.8. In this case, the smaller and faster secondary protection activates early protecting the core for short period before the SCR activates and shunts the majority of the ESD charge away.



Figure 3.7: I-V Characteristics of SCR Device



**Figure 3.8:** Example of I/O Protection Circuit with Primary SCR and Resistor and GGNMOST as Secondary Protection

### 3.2.1 SCR Macro-Model

Enhanced macro-model presented in [20] is used. It comprises of three-pin VBIC n-type BJT model, standard SGP p-type BJT model, p-well and n-well resistance models – both lumped temperature and voltage-independent. The VBIC model able to model avalanche ionization proved to be effective in modeling the snapback action in case of the NMOST macro-model. The PNP bipolar transistor may then be modeled by a standard SGP model which should speed up simulations. The avalanche ionization current is in the VBIC modeled as

$$I_{\rm gc}^{\rm BJT} = I_{\rm tot} A_{VC1} V_{bci} \exp\left(-A_{VC2} V_{bci}^{\rm mod}\right)^{M_C - 1}$$
(3.11)

where  $I_{tot}$  is the total leakage current through the base-collector junction,  $V_{bci}^{mod}$  is a built-in potential of the base-collector junction diminished by a voltage drop across the junction,  $M_C$  is a junction gradient coefficient, and  $A_{VC1}$  and  $A_{VC2}$  are fitting parameters. This new approach replaces external variable current source used for impact ionization substrate current modeling in many papers [8, 21]. Even though widely used in the case of NMOST model, the current source may cause convergence difficulties during simulations.

Figure 3.9 shows the complete SCR macro-model.

P-well and n-well resistances each require a fitting parameter:  $R_{pw}$  and  $R_{nw}$  respectively.

Totally, 30 fitting parameters are required for the SCR macro-model calibration: 13 in the VBIC BJT core model, 15 in SGP BJT model, and the two remaining for the p-well and n-well resistance models.



Figure 3.9: Macro-Model of the SCR and MLSCR Devices

| VBIC NPN Model | SGP PNP Model | <b>Resistance Models</b> |
|----------------|---------------|--------------------------|
| AVC1           | BF            | RNW                      |
| AVC2           | NF            | RPW                      |
| IBCI           | BR            |                          |
| IBCN           | NR            |                          |
| IBEN           | ISE           |                          |
| IS             | NE            |                          |
| NEN            | ISC           |                          |
| NF             | NC            |                          |
| RBI            | VAF           |                          |
| RBX            | VAR           |                          |
| RCI            | IKF           |                          |
| RCX            | IKR           |                          |
| RE             | RB            |                          |
|                | RC            |                          |
|                | RE            |                          |

 Table 3.2: Summary of SCR and MLSCR Macro-model Parameters

## 3.3 Modified Lateral SCR

One of the possible modifications of the SCR structure that decrease the high trigger voltage is implementation of an  $n^+$  *bridging diffusion* into the interface between n-well and p-well that due to much higher doping level of the  $n^+$  implantation increases electric field on the  $n^+$ —p-well junction forcing it to enter the avalanche breakdown for much lower junction voltage than the original p-well—n-well junction. The impact-ionization generation factor is defines as

$$G^{\text{II}} = \frac{\mathrm{d}n}{\mathrm{d}t} + \frac{\mathrm{d}p}{\mathrm{d}t} = \alpha_{\text{n}}nv_{\text{n}} + \alpha_{\text{p}}pv_{\text{p}}, \qquad (3.12)$$

where *n* and *p* are concentrations of electrons and holes respectively,  $\alpha_n$  and  $\alpha_p$  are impact-ionization coefficients of electrons and holes respectively, and  $v_n$  and  $v_p$  are velocity of electrons and holes respectively. Both  $\alpha_n$  and  $\alpha_p$  strongly depends on electrical field *E* as

$$\alpha \propto \exp\left(\frac{E}{E_{\rm crit}}\right),$$
 (3.13)

Thus rise to electric field causes increase in impact-ionization generation rate thus increasing effective minority carrier current generated for the same anode–cathode voltage. The trigger voltage can as such be reduced to approximately 14 V.

As for the standard SCR protection, also for MLSCR-based structure applies the need for additional faster secondary device. The MLSCR structure is shown in Figure 3.10.



Figure 3.10: MLSCR Structure

## 3.3.1 MLSCR Macro-Model

Modified lateral silicon controlled rectifier is basically just a layout modification of the original SCR improved by introduction of the bridging diffusion. The MLSCR macro-model is thus formally identical to the one used for the SCR in Figure 3.9. Differences in the trigger and holding voltages  $V_{t1}$  and  $V_h$  can be reflected into the macro-model behavior through re-calibration of its fitting parameters. This also implies that the number of fitting parameters is identical to that of the SCR macro-model, i.e., 30 in total, and may be found in Table 3.2.

## 3.4 Low-Voltage Triggered SCR

Even though the structural modification in the MLSCR device decreases the trigger voltage  $V_{t1}$ , its level may still be too high for protection of low-voltage gate oxides. Further decrease of the trigger voltage is desirable and luckily possible by introduction of a single-finger GGNMOST structure instead of the bridging diffusion. The GGNMOST structure triggers at much lover voltage levels than reverse-biased n<sup>+</sup>—p-well. Besides the snapback action of the GGNMOST with the NPN transistor, the anode current is further boosted by the NPN—PNP latch-up triggered by the snapback.

The LVTSCR protection device combines the best of both the NMOST and SCRbased protection devices. It has sufficiently low trigger voltage (units of volts), low holding voltage  $V_h$ , low area consumption, and faster trigger reaction. Additional advantage is possibility to modify the trigger voltage of the LVTSCR structure within limited range by a simple change of NMOST dimensions. The protection device may be therefore partially optimized for a specific need. A structure of the LVTSCR is shown in Figure 3.11.



Figure 3.11: LVTSCR Structure

## 3.4.1 LVTSCR Macro-Model

As in case of NMOST macro-model, dedicate substrate current source and SGP NPN bipolar transistor model were replaced by a single VBIC model [20]. Also, the PNP bipolar transistor modeled by an SGP model was replaced by a parasitic model inside the VBIC model. It means that the number of fitting parameters may be further decreased. The macro-model also includes already characterized BSIM NMOST model from a standard PDK with extended drain modeled again as a lumped diffusion resistor and linear lumped voltage and temperature-independent resistors modeling p-well and n-well resistances (fitting parameters  $R_{pw}$  and  $R_{nw}$  respectively). NMOST substrate current that causes it to trigger is modeled identically to the ESD NMOST macro-model described in Section 3.1.2 – see equations 3.4 and 3.6. See Figure 3.12 for macro-model topology.

Total number of fitting parameters is 17: two in the NMOST substrate model, two in the substrate and n-well-resistance models, and remaining 13 in the VBIC BJT. Fitting parameter of the core NMOST model ALPHA1 was again excluded. Summary of the parameters is in Table 3.3.

| BSIM NMOST Model | SGP PNP Model | <b>Resistance Models</b> |
|------------------|---------------|--------------------------|
| ALPHA0           | AVC1          | RNW                      |
| BETA0            | AVC2          | RPW                      |
|                  | IBCI          |                          |
|                  | IBCN          |                          |
|                  | IBEN          |                          |
|                  | IS            |                          |
|                  | NEN           |                          |
|                  | NF            |                          |
|                  | RBI           |                          |
|                  | RBX           |                          |
|                  | RCI           |                          |
|                  | RCX           |                          |
|                  | RE            |                          |

Table 3.3: Summary of LVTSCR Macro-model Parameters



Figure 3.12: Macro-Model of LVTSCR

# CHAPTER 4

## CHARACTERIZATION OF ESD PROTECTIONS USING TLP AND HBM

Transmission-line pulse (TLP) is a modern approach to characterize ESD protection designs. It was presented in 1985 in [22]. In contrast with the component-level ESD models like HBM or MM whose output is only an ESD withstand voltage level, the TLP can provide much more information to the designers about various properties of a specific ESD protection device. It allows measurements of the high current I-V characteristic point-by-point and thus making understanding of the processes inside the protection circuits much more easier. Illustrative scheme and equivalent circuit of the TLP machine with simplified principle of I-V characteristic compilation procedure are shown in Figure 4.1a and Figure 4.1b.



Figure 4.1a: TLP Measuring System (Scheme)

In a TLP tester, a transmission line is charged by the high-voltage generator, disconnected from it, and discharged into the DUT pad while the supply or ground pads are



**Figure 4.1b:** *TLP Measuring System (Equivalent Circuit and Principle of I-V Char. Composition)* 

connected to the TLP tester ground creating short current pulse forced to the DUT. Pulse width can be varied by choosing different length of the coaxial cable (approx. 10 ns per meter for a 50  $\Omega$  cable). The transmission line has its impedance at the opposite end matched by a polarized load to the characteristic impedance of the transmission line to prevent reflections of the pulses. The pulse waveform has much steeper edges than for example the HBM pulse. This is caused by a distributed capacitance of the transmission line making the rise time lower than 2 ns [10]. Also, in contrast with HBM pulses whose waveforms are of RC shape, pulse of TLP is due to a distributed nature of the transmission line shaped like square wave presenting quasi-static part in the waveform. Measurements are done in this quasi-static part of the pulse. The raw output of single TLP measurement is a set of pair values – voltage across the DUT and current through the DUT. The current waveform doesn't have to be captured, the current in the steady-state region can be calculated (based on the knowledge of the characteristic impedance) as

$$I_{\rm DUT}(t) = \frac{(V_{\rm in} - V_{\rm DUT}(t))}{R_{\rm L}},$$
(4.1)

where  $R_{\rm L}$  is the characteristic impedance of the coaxial cable.

58

The final I-V characteristic is then simply a set of current versus voltage points derived in given number of TLP measurements.

## 4.1 Obtaining I-V Characteristics Using HBM Tester

Possibility of utilizing HBM tester to obtain I-V characteristics was suggested in [1]. In principle, when both current through and voltage across the ESD protection device is being captured during an HBM stress test, it is possible to ascertain approximate values of the most important regions of the ESD protection I-V characteristics, i.e., trigger and snapback (holding) voltages and on-state resistance  $R_{on}$ .

The major differences between TLP and HBM I-V characteristic capturing methods are:

- Necessity to measure both transient voltage and current of the protection due to undefined impedance of the IC or probe fixture and high voltage source which would otherwise link those two quantities together,
- 2. Absence of quasi-static portion of the TLP in HBM pulse that would allow precise capturing of transient voltage and current and also enables time averaging to further refine the final I-V characteristics.

The first point can be addressed simply by using two dedicated probes, the second by performing several measurements and averaging the results before compiling the final I-V characteristics.

Figure 4.2a shows transient voltage and current through a ESD protection DUT measured using two-pin HBM method described in [1]. After both curves are aligned accounting for different time delays between voltage and current probes, final I-V characteristic is shown in Figure 4.2b. All the important regions of the DUT are clearly apparent and measurable. For additional details about the method see [1].



Figure 4.2a: Transient Voltage on and Current through DUT Obtained by HBM ([1])



Figure 4.2b: Final DUT I-V Characteristic Measured by HBM Pulse ([1])

60

# CHAPTER 5

## DIFFERENTIAL EVOLUTION AND NELDER-MEAD SIMPLEX

Following chapter introduces reader to the basic principles and properties of optimization algorithms used it the ESD model calibration method. It should not be in any case considered an exhaustive study of the algorithms, further details may always be found in original papers [23, 24].

## 5.1 Differential Evolution

Evolutionary optimization algorithms are in general very robust and fast-to-converge algorithms. They are less susceptible to fall into local optimum due to their *global exploitation* nature as in case of standard gradient-based optimization algorithms (hill-climbing, Tabu search, etc.). Global exploitation methods cover large portion of an optimization space and as such shall be always bounded to ensure reasonable coverage density and exclude unreasonable values of fitting parameters. Thanks to the natural selection of the most fitted member of the population of parameter vectors, the possibility of the premature convergence in a local minimum is minimized [23]. Moreover, the DE is in contrast with gradient-based optimization methods able to optimize in non-continuous objective-function-space and enables the designer to introduce for example penalty coefficients to detect optimization violations. The algorithm was in past proven

to be very effective and robust in global optimum search tasks of various problems, e. g., [25, 26].

The functionality of DE algorithm can be described in the following way: let the vector of system parameters for specific member of the specific generation be designated as

$$\mathbf{X}_{i,G}, \qquad i = 0, 1, \dots, NP - I,$$
 (5.1)

where *NP* is a number of *D*-dimensional parameters in the parameter vector (*D* doesn't change during optimization process) and *G* determines the sequence of the generation. All the parameter vectors  $\mathbf{x}_{i,G}$  of the same generation are called *population*. If the initial values of parameters within the parameter vector are unknown, their values can be generated randomly using uniform probability distribution. After each generation, new parameter vector (population member) is generated and is used in next iterative step. It is derived as a weighted difference of the first and the second member and then summed with the third member. If the newly created parameter vector yields lower value of the objective function than a previous "best" population member, the new member replaces the former "best" one. In addition, the best fitted member of the population (i.e., the parameter vector with lowest objective function) is stored to keep track of the progress of the optimization process.

The detailed principle of generation and selection of the best fitted member of the population is as follows: for each parameter vector  $\mathbf{x}_{i,G}$ , a trial vector  $\mathbf{u}$  is calculated as

$$\boldsymbol{u}_{i} = \boldsymbol{x}_{r_{1},G} + F \cdot \left( \boldsymbol{x}_{r_{2},G} - \boldsymbol{x}_{r_{3},G} \right), \qquad (5.2)$$

$$i = 0, 1, \dots, NP - l,$$
 (5.3)

where integers  $r_1 \neq r_2 \neq r_3 \neq i \wedge r_1, r_2, r_3 \in \langle 0, NP - 1 \rangle$  are randomly chosen with uniform probability distribution, *F* is a real weighting constant determining the influence of the differential variation vector ( $\mathbf{x}_{r_2,G} - \mathbf{x}_{r_3,G}$ ). The role of the trial vector can be seen in Figure 5.1.


Figure 5.1: Representation of the Differential Evolutionary Algorithm

To implement the principle of a mutation and crossover, the new *D*-dimensional vector  $\mathbf{t}_i$  needs to be created. The elements of the  $\mathbf{t}_i$  vector are random numbers with uniform probability distribution, where  $t_{i,j} \in \langle 0, 1 \rangle$ , j = 0, 1, ..., D - 1. Now, each element  $t_{i,j}$  of the  $\mathbf{t}_i$  vector is compared against the value of *CR* crossover coefficient and in case the value of *CR* is higher than  $t_{i,j}$ , the  $u_{i,j}$  is placed in the crossover vector  $\mathbf{v}_i$  as *j*-th element, else the original value  $x_{i,j,G}$  is used. In addition, the dimension index *j* is compared against randomly generated integer  $R = 0, 1, \ldots, D - 1$  with uniform probability distribution and in case of match, the  $v_{i,j} = u_{i,j}$ . This can be mathematically described as

$$v_{i,j} = \begin{cases} u_{i,j}, & t_{i,j} \ge CR \lor j = R\\ x_{i,j,G}, & \text{otherwise} \end{cases},$$
(5.4)

$$j = 0, 1, \dots, D - 1.$$
 (5.5)

The graphical representation of the equation 5.4 is shown in Figure 5.2.

The final step is to solve objective function for the crossover vector  $\mathbf{v}_i$  and compare its value against the value of objective function of the original vector  $\mathbf{x}_{i,G}$ . The vector



Figure 5.2: Example of the Crossover Process

with lower objective function becomes the new member of (G + 1)-th generation, mathematically written as

$$\boldsymbol{x}_{i,(G+1)} = \begin{cases} \boldsymbol{u}_i, & f_{\text{obj}}(\boldsymbol{u}_i) < f_{\text{obj}}(\boldsymbol{x}_{i,G}) \\ \boldsymbol{x}_{i,G}, & \text{otherwise} \end{cases},$$
(5.6)

$$i = 0, 1, \dots, NP - 1,$$
 (5.7)

where  $f_{obj}(\mathbf{y})$  represents the value of the objective function for  $\mathbf{y}$  vector in its argument. After each generation, the best member (the one with the lowest value of the objective function) is selected and stored for the next generation. This ensures the progress of determination of the best set of parameters. The algorithm can be repeated indefinitely, until the ideal solution is found, or the maximum number of generations can be specified to limit the number of iterations of the optimization.

### 5.2 Nelder–Mead Simplex Algorithm

64

The NMSA, developed in early 60s, was designed to be effective in solving standard unconstrained optimization problems. NMSA belongs into so called *local exploitation method* family which performs optimum search in a local area in sense of optimization space coverage – this is in contrast with the DE which is considered to be a global exploitation method as explained in previous section. The NMSA is based on comparison

of function values of endpoints (*vertices*) of a *simplex* accompanied by adaptation of this simplex to the objective function surface – *landscape*. A simplex may be defined as a generalized set of vertices in arbitrary number of dimensions forming an object (formally named *polytope*) with a convex hull. It is basically generalization of terms polygon in two and polyhedron in three dimensions for any number of dimensions.

The algorithm is generalization and improvement of the original idea presented in [27]. It brings more efficient and robust tracking of the optimization space by adapting the simplex transformation based on the space landscape.

Initial simplex is defined during random generation of D+1 vertices  $P_0, P_1, P_2, \dots P_D$ . The (D+1)-dimensional simplex covers the whole parameter space. Each vertex  $P_i$  has a value of the objective function  $y_i$ . Let's also define vertices where the  $y_i$  has lowest and highest values as

$$P_1: y_1 = \min_i (y_i),$$
 (5.8)

$$P_{\rm h}: y_{\rm h} = \max_{i} (y_i).$$
 (5.9)

Finally, let's also denote the centroid of the simplex as  $\bar{P}$ .

Three transformations of the simplex are defined: *reflection*, *contraction* and *expansion* [24]. Each of those transformations changes position of an arbitrary vertex (usually the one with the highest value of the objective function  $y_h$ ) in such a way that all the vertices move towards the global optimum which will very probably be eventually reached.

#### Reflection

Let's denote the reflection of the  $P_h$  as  $P^*$ , function value at the reflected vertex as  $y^*$ . Then the reflection may be defined as

$$P^* = (1 + \alpha_{\text{NMSA}}) \bar{P} - \alpha_{\text{NMSA}} P_{\text{h}}, \qquad \alpha_{\text{NMSA}} > 0, \qquad (5.10)$$

where  $\alpha_{\text{NMSA}}$  is a reflection coefficient. It is obvious that new reflected point  $P^*$  lies on the line that interconnects the centroid  $\overline{P}$  and  $P_h$  and is located on the other side of the line than  $P_h$  with respect to the centroid. It also sets following relation to distances between the two vertices and the centroid

distance 
$$(P^*, \bar{P}) = \alpha_{\text{NMSA}} \cdot \text{distance} (P_h, \bar{P}).$$
 (5.11)

There are three outcomes of the reflection process:

- y<sub>1</sub> ≤ y<sup>\*</sup> ≤ y<sub>h</sub> ∧ y<sup>\*</sup> ≤ max<sub>i</sub> (y<sub>i</sub>), i ≠ h: the reflection process is repeated with vertex P<sub>h</sub> in the simplex replaced by P<sup>\*</sup> but as there exists other P<sub>i</sub>, i ≠ h having higher function value than y<sup>\*</sup>, the new P<sup>\*</sup> does not become new P<sub>h</sub>,
- 2.  $y^* < y_1$ : algorithm continues with expansion process with vertex  $P_h$  in the simplex replaced by  $P^*$  becomming new  $P_1$ ,
- y\* > y<sub>h</sub> ∨ (y<sub>1</sub> ≤ y\* ≤ y<sub>h</sub> ∧ y\* > max<sub>i</sub> (y<sub>i</sub>), i ≠ h): algorithm continues with contraction process, P\* replaces the original P<sub>h</sub> and becomes new P<sub>h</sub> if it has lower function value, otherwise there is no change to the simplex.

#### Expansion

Vertex  $P^{**}$  that is the endpoint of expanded line formed by vertex  $P^{*}$  and centroid  $\overline{P}$  may be defined as

$$P^{**} = \gamma_{\text{NMSA}} P^* + (1 - \gamma_{\text{NMSA}}) \bar{P}, \qquad \gamma_{\text{NMSA}} > 1,$$
 (5.12)

where  $\gamma_{\text{NMSA}}$  is an expansion coefficient. It is a ration between a distance from the centroid and  $P^*$  vertex and the centroid and  $P^{**}$  vertex:

$$\gamma_{\text{NMSA}} = \frac{\text{distance}\left(P^{**}, \bar{P}\right)}{\text{distance}\left(P^{*}, \bar{P}\right)}.$$
 (5.13)

If  $y^{**} < y_1$ , original  $P_h$  is replaced by the new vertex  $P^{**}$ . On the other hand the expansion operation failed in case  $y^{**} > y_1$  and the whole algorithm is restarted with new simplex having the worst vertex  $P_h$  replaced by  $P^*$ .

#### Contraction

Vertex  $P^{**}$  that is the endpoint of contracted line formed by vertex  $P_h$  and centroid  $\overline{P}$  may be defined as

$$P^{**} = \beta_{\text{NMSA}} P_{\text{h}} + (1 - \beta_{\text{NMSA}}) \bar{P}, \qquad 0 > \beta_{\text{NMSA}} > 1, \qquad (5.14)$$

where  $\beta_{\text{NMSA}}$  is a contraction coefficient relating the three vertices in following way

$$\beta_{\text{NMSA}} = \frac{\text{distance}\left(P^{**}, \bar{P}\right)}{\text{distance}\left(P_{\text{h}}, \bar{P}\right)}.$$
 (5.15)

If the new value  $y^{**} > \min(y_h, y^*)$ , the function value of the new vertex  $P^{**}$  is worse than better of  $P_h$  or  $P^*$  and the simplex is modified by replacing all the vertices as

$$P_i = \frac{(P_i + P_1)}{2}, \qquad i = 0, 1, 2, \dots D.$$
 (5.16)

and the algorithm is restarted. In case vertex  $P^{**}$  is better than both  $P_h$  and  $P^*$ , this vertex replaces the original  $P_h$  and again the whole algorithm is restarted.

The algorithm is stopped when a *standard error* of the function values, as it is called in [24], falls below a pre-defined critical value. This standard error is defined as

$$\epsilon_{\text{stop}} = \sqrt{\frac{\sum\limits_{i=0}^{D} (y_i - \bar{y})^2}{D}}.$$
(5.17)

This criterion prevents the algorithm to indefinitely search the optimization space

which would happen if the simplex becomes too small.

Details and benchmarking information about the NMSA may be found in [24].

The NMSA was additionally implemented along the DE to overcome one of the shortcomings of the DE algorithm, i.e., slow convergence rate in the end of the optimization process [28]. Even though this fusion or hybridization of DE and NMSA was already presented in [7], their implementation follows different philosophy and requirements than the proposed variant. Instead of applying the NMSA after each DE iteration which may potentially affect optimization space coverage, the NMSA is applied only at the end of the optimization flow, after DE reaches critical point where the space coverage is low and population members are located near the best local (potentially global) optimum.

## CHAPTER 6

## PROPERTIES OF PROPOSED MODEL CALIBRATION METHOD

Main advantage of presented ESD model calibration method is the possibility to calibrate models using TLP or TLP-like measurement data (see Chapter 4 for details). This significantly simplifies and speeds up the calibration and also decreases requirements on technological process engineers who are then able to focus on more complex tasks. Majority of industrial TLP characterization systems are highly automated thus requiring only preparation of functional samples and their probing in case of bare IC dies. Even in-house developed TLP setups can be easily automated using either simple scripting or industrial-grade visual hardware-platform programing environments (e.g., LabView) and control over industrial interface buses like general purpose interface bus (GPIB).

Other advantage of the presented method is the fact that ESD protection devices have usually just two external nodes (or terminals) they interface with other parts of the IC with. The first is a pad terminal in case of I/O-type protections or power rail terminal in case of power-clamp or inter-domain power-coupling devices, the second one is a ground rail terminal. It is thus only necessary to do a single measurement of the pad or power rail terminals with the other terminal grounded exactly as it then operates in a real IC. The standard model calibration method which will be presented in later part of this chapter is based on separate calibration of each macro-model element thus requiring additional terminals to be exposed via dedicated I/Os introducing further error into the measurements.

In case of MOSFET-based protection devices, MOSFET core model available in a PDK of a given technology may be used without any significant modifications. It is due to the fact that those devices are correctly calibrated for all the valid dimensions and range of biasing with all the transient properties and advanced effects (such as gate-induced drain leakage (GIDL) or substrate current induced body effect (SCBE) that have impact on behavior during ESD-related events) characterized by the technology process engineers. The only components of those models that may need to be recharacterized are the high current high voltage effects like models of substrate or impact ionization currents. It dramatically decreases number of fitting parameters of the final ESD macro-models to be extracted without any significant loss of precision. Structures that can't benefit from availability of already characterized core models like SCR-based protections may require also proper extraction of transient-related parameters like intrinsic and extrinsic capacitances and other parasitic elements, especially if those ESD macro-models are to be used in RF design characterization or verification. Extraction of those parts of macro-models is not part of this thesis but possible approaches are presented in Chapter 9.

The proposed automated ESD macro-model calibration method leverages benefits of the differential evolution algorithm such as ability to search for the global optimum in non-continuous parameter space, possibility to introduce penalization factors to emphasize specific parts of I-V characteristics or dismiss unrealistic parameter sets. With large enough population size it is also more resilient to presence of local optima in the parameter space as it covers larger part of the space more densely. The negative aspect of large populations is slow progression toward the global optimum [28]. As all the population members of a generation have to be processed before advancing to a next one, larger population inherently requires more simulation runs to be performed slowing down the progress, especially in the final stage of the optimization process where all or majority of the population members are in a "gradient well" of the global optimum. Second optimization algorithm was thus implemented to improve efficiency of the calibration method. Even though a simple gradient-based algorithm applied on the best population member would seem to be sufficient, experience showed that the best population member derived by DE algorithm may not necessarily be related to the global optimum. One possibility would be to run the DE unless the majority of population members differs in their objective function value less then some pre-set amount. This would increase the probability that what is reported by the DE algorithm as the global optimum is in fact really the global optimum. Unfortunately, it was shown during the method development that the number of generations required to satisfy this condition is enormous. In the end, different type of optimization algorithm was chosen: *Nelder-Mead simplex algorithm*. In contrast with other gradient-based algorithms it reuses the whole set of the final population generated by the DE and using specific set of transformations, thoroughly described in Chapter 5.2, further refines nearly optimal parameter set. Probability of reaching local optimum is dramatically decreased and the speed-up comparing to the DE is up to a factor of 2 in some cases.

Differential evolution optimization algorithm as well as all the control and auxiliary functions of the proposed method were implemented as modules in software package *Octave* which is an open-source alternative of commercial Matlab numerical software. The NMSA code was already implemented as a function in the Octave package and was used in the calibration flow. Languages and the phylosophy of both Octave and Matlab match in major aspects and both implements similar functionality in compatible way. One important benefit that tipped the balance in favor of Octave is the fact that it is open-source and free to be used in industrial environment.

An optimization problem definition was also implemented as a module thus enabling efficient switching between different scenarios. The method was for example also tested on optimization of an folded-cascode operational amplifier design. Effort required to port the method to this type of optimization problem was question of few minutes spent by re-definition of an objective function and fitting parameters.

The proposed method does not rely on any specific simulator. It may be easily ported to use any spice simulator available (e.g., Cadence Spectre, M. G. Eldo, NgSpice, etc.) providing that the simulator can be controlled via a command line. Cadence Spectre was selected as a simulation tool for the method benchmarking, simply because it was readily available in the author's workspace. It is also possible to run the Octave core process on a local computing machine but execute a design simulation on a computation farm available in most industrial environments. This may speed-up macro-model calibration even more as computation farms are often equipped with large number of processors and operating memory enabling to introduce parallelism to design simulations.

New form of objective function used to quantify fitness of a specific population member was developed to suit the needs of the proposed method, i.e., enable possibility of penalization and to make meaningful benchmarking across macro-models possible. The function was designated as *weighed root-mean-square deviation* (WRMSD) and is defined as

$$f_{\rm obj} = \sqrt{\frac{\sum_{i=1}^{n} \left( f_{\rm w}[i] \cdot (V_{\rm meas}[i] - V_{\rm sim}[i])^2 \right)}{n}},$$
(6.1)

where  $V_{\text{meas}}$  and  $V_{\text{sim}}$  are measured and simulated voltage vectors respectively and  $f_{\text{w}}$  is a vector of weighting coefficients having the same dimension as both the  $V_{\text{meas}}$  and  $V_{\text{sim}}$  vectors. This weighting vector is used to emphasize specific parts of an I-V characteristic (e.g., breakdown and trigger regions are often more important than for example off-state leakage of an ESD protection device).

#### 6.1 **Requirements of Proposed Calibration Method**

Current calibration method implementation requires following items in specific format: design test-bench netlist file instantiating a macro-model to be calibrated, file with TLP or TLP-like data in comma-separated format of current and voltage of ESD protection device, and a configuration file containing all the setup of the calibration method.

As the TLP measurements are done in the quasi-static region of the current pulse and then averaged within the limits of the pulse, it is valid to assume that a DC simulation is sufficient to capture the protection device I-V characteristic. The simulation netlist thus consists of a DC current source connected to the pad-interfacing terminal of an instance of the macro-model. It may also be necessary to include parasitic elements such as track resistances, etc. The netlist file must also define a simulation to be performed – in this case DC current sweep. The last essential part is definition of the custom

72

ESD model library that contains definition of the calibrated macro-model. Schematic depiction of one possible calibration test-bench is shown in Figure 6.1 (macro-model being calibrated is designated as *DUT*).



Figure 6.1: Scheme of the DC Simulation Test-Bench for Macro-Model Calibration.

The configuration file defines the all required properties of the optimization algorithms such as population size, crossover probability and differential weighting factors, and the highest acceptable value of the objective function  $f_{obj}^{TERM}$  in case of differential evolution and termination relative size of a simplex and algorithmic method type of Nelder-Mead simplex algorithm. Parameter  $f_{obj}^{TERM}$  was added to limit calibration precision in favor of speed as especially in case of DE, benefit of decreased calibration error is progressively more time costly and at some point even wasteful. Additionally, option to limit total number of iterations was implemented for both algorithms. This is useful in case it's not possible to reach the maximum acceptable value of the objective function which may be caused by for example too narrow limits of one or more fitting parameters. Important part of the file is section with fitting parameters definition. It groups all the fitting parameters along with their respective upper and lower bounds to limit optimization space size by excluding unreasonable parameter values. Last useful option offers possibility to define regions of an I-V characteristic with higher weight thus setting penalization if those regions differs against measured data.

### 6.2 Flow of Proposed Calibration Method

Differential evolution starts by generating an initial population of the first generation. Values of the fitting parameters are generated randomly with uniform probability distribution withing bounds specified in the method configuration file. Evaluating objective function value of each population member means to execute one simulation run. When the whole population exists, the DE algorithm progresses by steps described in detail in Chapter 5.1. Each population generation yields its best fitted member having the lowest objective function value. If the maximum value of the objective function  $f_{obj}^{\text{TERM}}$  is reached, population member having or surpassing its value is reported and the calibration process is terminated. In case when maximum number of iterations is reached without satisfying  $f_{obj}^{\text{TERM}}$ , the DE is terminated and NMSA continues with the current generation population members using simplex transformations described in Chapter 5.2 until the relative simplex size is lower than the value specified in the configuration file or the maximum number of iterations was performed whichever variant occurs first. The flow diagram of the proposed calibration method is presented in Figure 6.2 (actions highlighted in gray are performed by a circuit simulator).

### 6.3 Standard Model Calibration Method

Macro-model parameters extraction flows available in literature is presented for NMOST and SCR structures as comparison cases.

Procedure for NMOST macro-model parameters extraction is described in [8]. Model presented in the paper uses avalanche current definition in equation (6.2).

$$I_{\text{gen}} = (M-1) \cdot (I_{\text{D}} + I_{\text{C}}),$$
 (6.2)

$$M = \frac{1}{1 - K_1 \cdot \exp\left(\frac{K_2}{V_{\text{DS}} - V_{\text{dsat}}}\right)},\tag{6.3}$$

Parameter M is avalanche multiplication factor, and  $K_1$  and  $K_2$  are additional fitting parameters. First, the NMOST core model part I-V characteristics are extracted by



Figure 6.2: Flow Diagram of Proposed Model Calibration Method

forcing drain current and observing drain-source voltage for varying  $V_{GS}$ . The paper suggests using a special parametric analyzer HP4156 for this measurements. Additional measurements for avalanche voltage  $V_{av}$  and substrate resistance have to be performed. Extraction of M is performed in NMOST low-current region (prior to device trigger) where avalanche conduction dominates the drain current. The extraction is done by fitting slope  $\ln \left(1 - \frac{1}{M}\right)$  vs  $\frac{1}{V_{DS} - V_{dsat}}$  yielding value of  $K_2$ . Parameter  $K_1$  is then extracted using equation

$$k_1 = \exp\left(\frac{k_2}{V_{\rm av}}\right). \tag{6.4}$$

Remaining parameters to be extracted are related to the parasitic bipolar transistor. Those are extracted by capturing drain and bulk current in high-current region of the measured NMOST I-V characteristics, already extracted substrate resistance, and avalanche multiplication factor M. It is obvious that all the device terminals shall be accessible for probing. Furthermore, large number of different measurements have to be performed to extract all the required parameters.

SCR macro-model and methodology for it's parameters extraction is presented in [2]. The macro-model structure corresponds to the one shown in Figure 6.3 and is formally identical to the one presented in this thesis in Chapter 3.2.

Focusing on a DC portion of the macro-model, the extraction flow is as follows: NPN bipolar transistor parameters  $I_S$  and  $\beta$  are extracted using parameteric analyzer measuring current through the n-well and p-well contacts with cathode grounded and anode floating. Similarly, the same parameters of parasitic PNP transistor are extracted measuring current through the p-well and n-well contacts having anode grounded and cathode floating. Remaining n-well and p-well resistors are used as fitting parameters for manual iterative calibration. Again, all terminals (even those that are not contacted in production SCR protection structures) must be accessible for probing.

76



Figure 6.3: Macro-Model of the SCR Device Presented in [2]

# CHAPTER 7

### CALIBRATION METHOD BENCHMARKING METHODOLOGY

The benchmarking and evaluation of the proposed automated ESD macro-model calibration method was performed in four case studies, each by calibrating respective ESD macro-model on data of designed, fabricated and TLP or HBM characterized protection structure. Those case studies are all the protection structures presented in Chapter 3: *I/O ESD GGNMOST* protection – specifically its multi-finger variant, *silicon controlled rectifier* and its improved variants *modified lateral silicon controlled rectifier* and *low-voltage triggered silicon controlled rectifier*. Design and benchmarking flow will be summarized for each of the case studies in following paragraphs.

### 7.1 I/O ESD GGNMOST

I/O ESD protection devices based on standard thick gate oxide MOSFETs are probably the most often used ESD protection structures found in modern bulk CMOS integrated circuits. Its benefits and drawbacks were in detail described in Chapter 3. It is relatively simple to design and layout this type of ESD protection as principles and methodology for its optimum design are well documented [12]. The real challenge is always ESD design in unknown technology as ESD robustness of the final design is to some extent always dictated by the technology itself - doping profiles, usage of advanced technological steps like retrograde well implantation profile, halo implants, lightly-doped drain pockets, etc. Its one of the reasons why more GGNMOST-based structures with different dimensions were in the end designed as part of the multi-project IC developed at Department of Microelectronics at Czech Technical University in Prague (CTU) using 130nm CMOS technology. Figure 7.2a shows the complete un-packaged die (bonding pads around its perimeter are clearly visible along with metal tiling in the middle section, logo of fabrication company and of CTU are shown in Figure 7.2b. The other reason to design multiple structures with varying dimensions was to enable the author to develop scalable macro-models in the future. The multi-project IC consists of four independent sections with isolated power and ground rings and dedicated supply pins for each of the segments. The bulk substrate is the only shared part of the IC so the segments are physically separated to limit possible noise coupling. Top-level floorplan and output GDSII data were prepared in collaboration with other PhD. students at Department of Microelectronics at CTU. Author's section with the ESD structures is located in the south-west part of the pad-ring – pins 6 to 15 (see Figure 7.2c). Fabricated dies were packaged by a packaging house into suitable QFN40 packages - the package type and size were dictated by required silicon area that then has to fit into the package cavity and by required number of pins.

The design consisted of schematic synthesis where the structure dimensions were determined based on required ESD robustness and also compliance with fabrication ESD and latch-up design rules. As in this phase of the design no ESD models were available, next step was done without any kind of functional verification. Designed GGNMOST structures were placed into dissected pad cells each having its own bonding pad. The final design step was to verify compliance with fabrication rules called *design rule checks* (or often abbreviated as DRC) and automated comparison of schematic and layout designs called *layout versus schematic* (LVS). Prior to generating final output GDSII data, top-level was finalized (scribe lane was added to protect dies during wafer sawing, logos and identification hash were added, etc.) and DRC and LVS was performed on the final top-level design.

Table 7.1 summarizes a list of structures included in the fabricated IC with all important dimensions and comments where applicable. The one most suitable structure

selected as the test case for the method benchmarking is marked in the *Notes* column. Layout snapshot of the structure is shown in Figure 7.1.

The selected structure was characterized using custom in-house TLP measuring setup kindly provided by Dr. Vincent Mortet of Department of Functional Materials of Institute of Physics of the Czech Academy of Sciences. This setup is used for characterization of ion-doped diamond structures targeting for its semi-conducting properties.

| Pin    | w <sub>f</sub> | L    | L <sub>d,noSAL</sub> | $\mathbf{N}_{c}(\cdot)$   | Notos                 |
|--------|----------------|------|----------------------|---------------------------|-----------------------|
| Number | (um)           | (um) | (um)                 | 1 <b>4</b> f ( <b>-</b> ) | Trotes                |
| 6      | 40             | 1.20 | 4.0                  | 8                         | Used for benchmarking |
| 7      | 40             | 0.50 | 4.0                  | 8                         |                       |
| 8      | 40             | 0.13 | 4.0                  | 8                         |                       |
| 9      | 80             | 1.20 | 4.0                  | 1                         |                       |
| 10     | -              | -    | -                    | _                         | Ground pin            |
| 11     | 80             | 0.50 | 4.0                  | 1                         |                       |
| 12     | 80             | 0.13 | 4.0                  | 1                         |                       |
| 13     | 80             | 1.20 | 2.5                  | 1                         |                       |
| 14     | 80             | 0.50 | 2.5                  | 1                         |                       |
| 15     | 80             | 0.13 | 2.5                  | 1                         |                       |

 $w_{\rm f}$  – MOSFET finger width.

L – MOSFET channel length.

 $L_{d,noSAL}$  – length of the un-salicided part of a MOSFET drain.

 $N_{\rm f}$  – number of MOSFET fingers.

 Table 7.1: Summary Table of Designed GGNMOST Structures



Figure 7.1: Layout Snapshot of the Selected GGNMOST Protection Structure.



Figure 7.2a: Micro-photograph of the Designed and Fabricated Multi-project IC Die.



**Figure 7.2b:** *Micro-photograph of the North-West Part of the Die with ST and CTU Logos.* 



**Figure 7.2c:** *Detail of the South-west Pad-ring Section with ESD Protection Structures with Added Pin Numbers.* 

### 7.2 SCR-Based Structures

Remaining SCR-based protection structures were designed as part of an internal I/O development program for author's employer using RF flavor of 180nm in-house low-power CMOS technology. Neither design procedures nor layout snapshots may be disclosed due to company internal processes regarding know-how protection.

Three modifications of silicon controlled rectifier were designed in numerous configurations with different sizing, spacings between structure sections, etc.:

- Silicon controlled rectifier
- Modified lateral silicon controlled rectifier
- Low-voltage triggered silicon controlled rectifier

Characterization was performed by Oryx Intruments Corporation ICMS–700 HBM/MM tester as part of human body model and machine model characterizations based on procedure described in Chapter 4.1.

Final step of benchmarking of each test-case device was to check macro-model convergence properties. To verify that no convergence problems occur if a device is instantiated in a larger circuit, complete digital I/O circuit equipped with both input and output signal paths was designed in both CMOS technologies used. The input signal path consists of a Schmitt trigger circuit, I/O-to-core voltage domain digital level-shifter, and digital buffers; output path of a core-to-I/O voltage domain digital level-shifter, open-drain NMOST driving circuit with selectable high-impedance state and a buffer chain feeding the open-drain NMOST. Core logic is simulated by a combinational logic of approx. 200 gates. 4 kV HBM transient pulse is used as a stimulus of the I/O circuit – which is fully powered and operational – and is applied on the I/O input (pad) of the digital I/O circuit. Transient response of each case study macro-model instantiated in such an I/O circuit to the HBM pulse will then be plotted. Scheme is shown in Figure 7.3.



Figure 7.3: Scheme of the Digital I/O Circuit for Demonstrating Correct Convergence Properties of Calibrated Macro-models.

### 7.3 Equipment and Software Setup

Equipment used for benchmarking was supplied by Department of Microelectronics of Czech Technical University in Prague. The benchmarking methods were executed in single-thread mode to limit load to the servers and utilization of simulator licenses as those are shared among all the students. Run times are thus longer than they may be when parallel execution would be enabled.

Software versions used for benchmarking were following: Cadence Spectre 14.1.0 988 ISR20, Octave 3.4.3, base operating system CentOS 6.10.

The optimization algorithms were set as follows:

- Differential evolution
  - Population size NP = 1000
  - Crossover probability factor CR = 0.9
  - Weight factor F = 0.68
  - Maximum number of iterations = 2000
  - Termination value of the objective function  $f_{obj}^{\text{TERM}} = 10$

- Nelder-Mead simplex algorithm
  - Relative simplex size =  $10^{-3}$
  - Maximum number of iterations = 2000
  - Termination value of the objective function  $f_{\rm obj}^{\rm TERM} = 10$

# CHAPTER 8

## **RESULTS OF CALIBRATION METHOD BENCHMARKING**

Calibration results of all the case-studies follows. All the macro-models were characterized by the same hardware and software setup and using the same calibration method setup. Summary tables with additional setup of the method, final values of calibrated macro-model parameters and comparison of TLP or HBM-extracted and macro-model I-V characteristics regions along with plot of both I-V characteristics and transient response to 4 kV HBM pulse is presented for each case-study.

### 8.1 I/O ESD GGNMOST

During the I/O ESD GGNMOST macro-model calibration, trigger, snapback and  $R_{on}$  regions were accented by penalization factor whose values are summarized in Table 8.1a. Resulting I-V characteristics of TLP measured structure and the macro-model and their absolute error is shown in Figures 8.1a and 8.1b. Transient response of the macro-model instantiated in I/O circuit as described in Chapter 7 is plotted in Figure 8.1c. Resulting values of calibrated parameters of the NMOST macro-model are recapitulated in Table 8.1b. Comparison of important I-V regions of the macro-model are shown in Table 8.1c.



Figure 8.1a: Comparison of GGNMOST TLP and Macro-model I-V Characteristics.



Figure 8.1b: Absolute Error of GGNMOST TLP and Macro-model I-V Characteristics.

88



Figure 8.1c: HBM Transient Response of GGNMOST Macro-model.

| I-V Region            | Range of DUT<br>Current | Penalty Factor |
|-----------------------|-------------------------|----------------|
| $V_{t1}$ Region       | 0.5 – 5.0 mA            | 20             |
| V <sub>h</sub> Region | 30.0 – 300.0 mA         | 20             |
| Ron Region            | 900 – 1000 mA           | 15             |

 Table 8.1a: GGNMOST I-V Characteristics Penalization Setup

| Parameter                       | Value                   |
|---------------------------------|-------------------------|
| VBIC NPN Parameters             | 1                       |
|                                 | 2 2066 1010             |
| AVCI                            | $2.3966 \cdot 10^{10}$  |
| AVC2                            | 9.5626                  |
| IBCI                            | $4.7208 \cdot 10^{-14}$ |
| IBCN                            | $5.2343 \cdot 10^{-15}$ |
| IBEN                            | $6.1408 \cdot 10^{-16}$ |
| IS                              | $1.5867 \cdot 10^{-19}$ |
| NEN                             | 1.1482                  |
| NF                              | 1.9593                  |
| RBI                             | 5.7736                  |
| RBX                             | 5.7976                  |
| RCI                             | 0.0012186               |
| RCX                             | 0.0045265               |
| RE                              | 0.69236                 |
| Core NMOST Parameters           |                         |
| ALPHA0                          | 1.8462                  |
| BETA0                           | 17.771                  |
| Substrate Resistance Parameters |                         |
| RPW                             | 1892.1                  |

 Table 8.1b: Calibrated Parameters of GGNMOST Macro-model.

| I-V Identity    | TLP Measurement | Macro-model |
|-----------------|-----------------|-------------|
| V <sub>t1</sub> | 7.03 V          | 7.79 V      |
| $I_{t1}$        | 10.10 mA        | 2.89 mA     |
| V <sub>h</sub>  | 6.20 V          | 5.96 V      |
| I <sub>h</sub>  | 38.02 mA        | 28.80 mA    |
| R <sub>on</sub> | 12.60 Ω         | 8.00 Ω      |

**Table 8.1c:** Comparison of Important Regions of the GGNMOST Macro-model and TLP Measured I-V Characteristics.

### 8.2 Silicon Controlled Rectifier

During the ESD SCR macro-model calibration, trigger, snapback and  $R_{on}$  regions were accented by penalization factor whose values are summarized in Table 8.2a. Resulting I-V characteristics of HBM measured structure and the macro-model and their absolute error is shown in Figures 8.2a and 8.2b. Transient response of the macro-model instantiated in I/O circuit is plotted in Figure 8.2c. Resulting values of calibrated parameters of the SCR macro-model are recapitulated in Table 8.2b. Comparison of important I-V regions of the macro-model are shown in Table 8.2c.



Figure 8.2a: Comparison of SCR HBM and Macro-model I-V Characteristics.

| I-V Region             | Range of DUT<br>Current | Penalty Factor |
|------------------------|-------------------------|----------------|
| V <sub>t1</sub> Region | 0.17 – 10.0 mA          | 20             |
| V <sub>h</sub> Region  | 50.0 – 350.0 mA         | 20             |
| Ron Region             | 900 – 1000 mA           | 15             |

 Table 8.2a: SCR I-V Characteristics Penalization Setup



Figure 8.2b: Absolute Error of SCR HBM and Macro-model I-V Characteristics.



Figure 8.2c: HBM Transient Response of SCR Macro-model.

| Parameter                       | Value                   |
|---------------------------------|-------------------------|
| VBIC NPN Parameters             |                         |
|                                 | 1 5 472 10 14           |
| AVCI                            | $1.5473 \cdot 10^{-1}$  |
| AVC2                            | 29.839                  |
|                                 | $3.9752 \cdot 10^{-18}$ |
|                                 | $2.3800 \cdot 10^{-10}$ |
| IBEN                            | $7.4194 \cdot 10^{-16}$ |
|                                 | $1.0105 \cdot 10^{-10}$ |
| NEN                             | 8.8429                  |
| NF DDI                          | 2.8066                  |
| RBI                             | 1.2247                  |
| RBX                             | 0.010988                |
| RCI                             | 0.98519                 |
| RCX                             | 0.84084                 |
| RE                              | 0.22799                 |
| SGP PNP Parameters              |                         |
| BF                              | 16.03                   |
| NF                              | 0.31804                 |
| BR                              | 7.8986                  |
| NR                              | 5.1491                  |
| ISE                             | $2.0283 \cdot 10^{-16}$ |
| NE                              | 0.97472                 |
| ISC                             | $3.437 \cdot 10^{-16}$  |
| NC                              | 2.4378                  |
| VAF                             | 98.591                  |
| VAR                             | 8.7863                  |
| IKF                             | 0.13149                 |
| IKR                             | 9.114 <i>e</i> – 05     |
| RB                              | 1.0284                  |
| RC                              | 0.66461                 |
| RE                              | 9.8136                  |
| Substrate Resistance Parameters |                         |
|                                 |                         |
| RNW                             | 8573.0                  |
| RPW                             | 8630.4                  |

 Table 8.2b:
 Calibrated Parameters of SCR Macro-model.

| I-V Identity    | HBM Measurement | Macro-model |
|-----------------|-----------------|-------------|
| V <sub>t1</sub> | 20.08 V         | 20.03 V     |
| $I_{t1}$        | 7.94 mA         | 5.50 mA     |
| V <sub>h</sub>  | 3.52 V          | 3.70 V      |
| I <sub>h</sub>  | 83.18 mA        | 173.40 mA   |
| R <sub>on</sub> | 5.87 Ω          | 6.33 Ω      |

 

 Table 8.2c: Comparison of Important Regions of the SCR Macro-model and HBM Measured I-V Characteristics.

### 8.3 MLSCR

During the ESD MLSCR macro-model calibration, trigger, snapback and  $R_{on}$  regions were accented by penalization factor whose values are summarized in Table 8.3a. Resulting I-V characteristics of HBM measured structure and the macro-model and their absolute error is shown in Figures 8.3a and 8.3b. Transient response of the macromodel instantiated in I/O circuit is plotted in Figure 8.3c. Resulting values of calibrated parameters of the MLSCR macro-model are recapitulated in Table 8.3b. Comparison of important I-V regions of the macro-model are shown in Table 8.3c.



Figure 8.3a: Comparison of MLSCR HBM and Macro-model I-V Characteristics.



Figure 8.3b: Absolute Error of MLSCR HBM and Macro-model I-V Characteristics.



Figure 8.3c: HBM Transient Response of MLSCR Macro-model.

| I-V Region             | Range of DUT<br>Current | Penalty Factor |
|------------------------|-------------------------|----------------|
| V <sub>t1</sub> Region | 1.6 – 13.0 mA           | 20             |
| V <sub>h</sub> Region  | 70.0 – 200.0 mA         | 20             |
| Ron Region             | 900 – 1000 mA           | 15             |

 Table 8.3a: MLSCR I-V Characteristics Penalization Setup

### 8.4 LVTSCR

During the ESD LVTSCR macro-model calibration, trigger, snapback and  $R_{on}$  regions were accented by penalization factor whose values are summarized in Table 8.4a. Resulting I-V characteristics of HBM measured structure and the macro-model and their absolute error is shown in Figures 8.4a and 8.4b. Transient response of the macromodel instantiated in I/O circuit is plotted in Figure 8.4c. Resulting values of calibrated parameters of the LVTSCR macro-model are recapitulated in Table 8.4b. Comparison of important I-V regions of the macro-model are shown in Table 8.4c.



Figure 8.4a: Comparison of LVTSCR HBM and Macro-model I-V Characteristics.

| Parameter                       | Value                   |
|---------------------------------|-------------------------|
| VBIC NPN Parameters             | 1                       |
| 41/01                           | 4 2220 10               |
| AVCI                            | $4.2339 \cdot 10^{11}$  |
| AVC2                            | 19.550                  |
|                                 | $8.5062 \cdot 10^{-15}$ |
| IBUN                            | $4.124 \cdot 10^{-15}$  |
| IBEN                            | $1.3472 \cdot 10^{-17}$ |
|                                 | $3.4/41 \cdot 10^{-17}$ |
|                                 | 4.0073                  |
| NF                              | 1.3068                  |
| RBI                             | 11.3/4                  |
| RBX                             | 1.6584                  |
| RCI                             | 0.18297                 |
| RCX                             | 2.5145                  |
| RE                              | 1.6958                  |
| SGP PNP Parameters              |                         |
| BF                              | 14.984                  |
| NF                              | 2.22                    |
| BR                              | 1.3776                  |
| NR                              | 7.776                   |
| ISE                             | $4.1522 \cdot 10^{-16}$ |
| NE                              | 9.1814                  |
| ISC                             | $5.3812 \cdot 10^{-16}$ |
| NC                              | 2.7272                  |
| VAF                             | 2.4825                  |
| VAR                             | 97.093                  |
| IKF                             | 0.07007                 |
| IKR                             | 0.083269                |
| RB                              | 1.5079                  |
| RC                              | 27.423                  |
| RE                              | 0.41075                 |
| Substrate Resistance Parameters |                         |
| RNW                             | 8257.6                  |
| RPW                             | 9716.4                  |

 Table 8.3b: Calibrated Parameters of MLSCR Macro-model.

| I-V Identity    | HBM Measurement | Macro-model |
|-----------------|-----------------|-------------|
| $V_{t1}$        | 15.49 V         | 15.54 V     |
| $I_{t1}$        | 19.95 mA        | 10.47 mA    |
| V <sub>h</sub>  | 3.11 V          | 3.02 V      |
| I <sub>h</sub>  | 83.18 mA        | 87.10 mA    |
| R <sub>on</sub> | 5.66 Ω          | 5.67 Ω      |

 

 Table 8.3c: Comparison of Important Regions of the MLSCR Macro-model and HBM Measured I-V Characteristics.



Figure 8.4b: Absolute Error of LVTSCR HBM and Macro-model I-V Characteristics.

| I-V Region             | Range of DUT<br>Current | Penalty Factor |
|------------------------|-------------------------|----------------|
| V <sub>t1</sub> Region | 0.01 – 0.5 mA           | 20             |
| V <sub>h</sub> Region  | 11.0 – 100.0 mA         | 20             |
| R <sub>on</sub> Region | 900 – 1000 mA           | 15             |

| Table 8.4a: | LVTSCR I-V | <b>Characteristics</b> | Penalization | Setup |
|-------------|------------|------------------------|--------------|-------|
|-------------|------------|------------------------|--------------|-------|
| Parameter                       | Value                      |  |
|---------------------------------|----------------------------|--|
| VBIC NPN Parameters             |                            |  |
| AVC1                            | $1.7161 \cdot 10^{14}$     |  |
| AVC2                            | 29.705                     |  |
| IBCI                            | 8.9319 · 10 <sup>-17</sup> |  |
| IBCN                            | $5.7653 \cdot 10^{-17}$    |  |
| IBEN                            | $2.2301 \cdot 10^{-15}$    |  |
| IS                              | $4.8654 \cdot 10^{-17}$    |  |
| NEN                             | 3.943                      |  |
| NF                              | 3.3629                     |  |
| RBI                             | 4.7248                     |  |
| RBX                             | 2.0297                     |  |
| RCI                             | 98.196                     |  |
| RCX                             | 0.43729                    |  |
| RE                              | 0.27754                    |  |
| Core NMOST Parameters           |                            |  |
| ALPHA0                          | 2 1645                     |  |
| BETAO                           | 34,735                     |  |
| Substrate Resistance Parameters |                            |  |
|                                 |                            |  |
| RNW                             | 11934                      |  |
| RPW                             | 8694.3                     |  |

 Table 8.4b: Calibrated Parameters of LVTSCR Macro-model.

| I-V Identity    | HBM Measurement | Macro-model |
|-----------------|-----------------|-------------|
| V <sub>t1</sub> | 11.00 V         | 10.86 V     |
| $I_{t1}$        | 0.01 mA         | 0.16 mA     |
| V <sub>h</sub>  | 2.51 V          | 3.11 V      |
| I <sub>h</sub>  | 11.12 mA        | 21.9 mA     |
| R <sub>on</sub> | 5.56 Ω          | 6.27 Ω      |

Table 8.4c: Comparison of Important Regions of the LVTSCR Macro-model and HBM Measured I-V Characteristics.



Figure 8.4c: HBM Transient Response of LVTSCR Macro-model.

# CHAPTER 9

# CONCLUSIONS

Electrostatic discharge has presented serious problem for integrated circuits reliability and lifetime since the first steps on a field of high integration. Energies that may be transferred during this relatively short event can completely destroy sensitive analog or digital blocks within an IC if this phenomenon is not taken into account during every phase of the design.

To increase IC robustness against ESD events, full-chip protection design has to be carefully integrated. Introduction of special models that are able to describe behavior of a protection device during ESD event may substantially decrease number of iterations necessary for full-chip ESD protection system design to be refined. To calibrate these ESD models, number of specific measurements has to be performed, thus increasing demand on dedicated specialists and total characterization time. In most of the cases, the measurements require all terminals of a protection device to be connected to external pads which increases systematic error of the measurements as all those pads shall be always protected by ESD protection devices that add parasitics into the measured device terminals. The calibration process is then an iterative work of fine-tuning of all the fitting parameters.

Proposed automated ESD macro-model calibration method simplifies this task by requiring only single measurement of IC characteristics of a protection structure and by utilizing robust optimization algorithms as a driving force instead of an engineer. Benchmarking results were presented along with transient HBM responses of the structures that proved excellent convergence properties of calibrated macro-models. Precision of performed calibrations is well within required limits for full mixed-signal IC system verification with respect to ESD performance. One of the limitations of current implementation of used ESD macro-models is absence of second break-down modeling that would enable designers to predict ESD robustness of scalable macro-models (i.e., macro-models with adjustable dimensions). But as this complex feature would require cross-domain simulation approach interlinking circuit and TCAD simulators having enormous impact on performance of the calibration process and as the scalability is not required for ESD design because only tested and characterized structures are used, this was omitted in the research.

# 9.1 Contribution

The goal of this research was to develop an automated ESD macro-model calibration method requiring as small number of measurements to be performed and as low effort as possible without sacrificing macro-model performance. Simplifying characterization process in such a way may significantly increase efficiency of development of PDKs able to model behavior of specific structures during ESD events – especially if human resources are limited.

 The author developed new approach to calibrate ESD macro-models requiring minimal resources. Research on effective optimization algorithm was done by the author yielding DE as the most fitting one for the required task. Additional improvement was later achieved by the author by introduction of NMSA to the final stage of the optimization flow where DE loses its efficiency. Proposed combination of DE and NMSA was published before in [7] but their implementation is different than the author's and is not suitable for presented method. Method efficiency and versatility were tested by four case studies – GGNMOST, SCR, MLSCR, and LVTSCR which were designed and fabricated and finally measured by the author.

- 2. Contribution to ESD modeling was done by the author by introduction of 4terminal VBIC bipolar model instead of 3-terminal variant with additional SGP PNP bipolar model in case of LVTSCR ESD protection macro-model. This improvement allowed to limit number of fitting parameters to a half of the original 32 without significantly affecting macro-model precision as proved by calibrated macro-model in Chapter 8. Additionally, the author made a study to asses sensitivity of important regions of I-V characteristics of ESD NMOST macromodel to parameters of all the macro-model sub-models (e.g., core NMOST, VBIC NPN bipolar transistor, and substrate resistance models). This is presented in Chapter 3.
- 3. The final contribution of the author is limiting number of required measurements for a macro-model calibration to a single TLP measurement which is then used as a calibration template. This contribution significantly simplifies the calibration procedure, especially if fully automated TLP setup is available. This alleviates the need for ESD specialist to waste time by manually measuring set of characteristics that are otherwise necessary (e.g., [8, 2]). Additionally, it enables to characterize ESD protections structures as they are implemented in final designs, i.e., without additional terminals used only for the characterization.

The author did not find any other paper dealing with automation of ESD macromodel calibration thus comparison against achievements of similar work was not possible.

The research results were presented at several conferences and in two journals one of them impacted [29], the other reviewed [30]. List of all the related and unrelated author's publications may be found in Appendix A.

# 9.2 Suggested Future Development

Performed benchmarking proved that presented method is fully capable to calibrate various ESD macro-models using both TLP and HBM-measured I-V characteristics. Possible improvements to the method flow can be divided into upgrades to the method itself and into upgrades to the ESD macro-models.

# 9.2.1 Improvements to the Calibration Method

### **Introduction of Impedance Characterization**

Some of the macro-models presented in the thesis does not take advantage of using fully calibrated core model contained in a PDK of a technology used. Those may exhibit large deviation from real behavior when simulated by other than DC simulation. This arise from the fact that TLP measurement approach constructs device's I-V characteristics in quasi-static part of the transient impulse thus obscuring high-frequency properties of a protection device. This may be improved by additional characterization of impedance of the protection in reasonable range of frequencies and by incorporating this impedance into a macro-model of the protection device. The calibration method would then perform two simulations per one population member and use so called *multi-objective function* constructed from criteria based on DC I-V characteristics and frequency response.

### Using Simulation Results of TCAD instead of TLP

Other possibility to obtain I-V characteristics of a protection structure instead of the TLP approach may be via use of TCAD. If a modeling deck of used technology is available for a TCAD tool, ESD designer may take advantage of its thermal and other advanced models. The need for fabrication of functional samples of protection structures would then be eliminated and design process would be further simplified and sped up.

## 9.2.2 Improvements to the ESD Macro-models

### **Scalable Macro-models**

Macro-model scalability is not required during implementation of specific systemlevel ESD protection design. It is only useful during development of new structures, specifically having structure type fixed (e.g., selecting GGNMOST) and optimizing structure dimensions to achieve required ESD and e.g. high-frequency performance. Having scalable macro-model would make this task much more efficient. Unfortunately, scalability in case of ESD macro-model would require additional research on sensitivity of dimensions to macro-model parameters which is nontrivial task and requires full set of functional samples to be manufactured.

#### **Implement Second-breakdown Model**

As already mentioned, second-breakdown model is not available in current ESD macromodels presented in this thesis. They are only equipped with Verilog-A module that senses current flowing through the stressed pin and that asserts error message in case that the current rises above set threshold ( $I_{t2}$  point on its I-V characteristic) notifying designer that at these circumstances the protection probably suffered catastrophic failure. This value can be relatively easily obtained by HBM measurement as described in Chapter 4.1. This value is of course not easily scalable with dimensions of the protection device as thermal properties are not directly proportional during scaling and advanced effects such as non-uniform conduction within a finger starts to affect robustness as a technological node is being scaled down below 90 nm. Development of comprehensive second break-down model would possibly require introduction of TCAD simulator either inter-linked with standard circuit one providing information about temperature gradients within a structure or as a tool for development of some novel model. In both cases, used technology would have to have TCAD model deck available.

# REFERENCES

- GRUND, E., HERNANDEZ, M. Obtaining TLP-like information from an HBM simulator. In 2007 29th Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), Sept 2007, p. 2A.3–1–2A.3–7, DOI: 10.1109/EOSESD.2007.4401737
- [2] DI SARRO, J., ROSENBAUM, E. A scalable SCR compact model for ESD circuit simulation. *IEEE Transactions on Electron Devices*, 2010, vol. 57, no. 12, p. 3275–3286, ISSN 0018-9383, DOI: 10.1109/TED.2010.2081674
- [3] ALLEN, K. How ESD damage affects OEMs and what they can do to mitigate the damage. *PC/104 Embedded Solutions, Guest Editorial*, Winter 2002
- [4] RAMANUJAN, A., KADI, M., TREMENBERT, J., et al. Modeling IC snapback characteristics under electrostatic discharge stress. *IEEE Transactions on Electromagnetic Compatibility*, 2009, vol. 51, no. 4, p. 901–908, ISSN 0018-9375, DOI: 10.1109/TEMC.2009.2029092
- [5] ROMANESCU, A., FERRARI, P., ARNOULD, J.-D., et al. Modeling a SCRbased protection structure for RF-ESD co-design simulations. In *IEEE MTT-S International Microwave Symposium Digest (MTT)*, 2011, p. 1–4, ISSN 0149-645X, DOI: 10.1109/MWSYM.2011.5972792

- [6] VASSILEV, V., LORENZINI, M., GROESENEKEN, G. MOSFET ESD breakdown modeling and parameter extraction in advanced CMOS technologies. *IEEE Transactions on Electron Devices*, Sept 2006, vol. 53, no. 9, p. 2108–2117, ISSN 0018-9383, DOI: 10.1109/TED.2006.880367
- [7] GAO, Z., XIAO, T., FAN, W. Hybrid differential evolution and nelder-mead algorithm with re-optimization. *Soft Computing*, March 2011, vol. 15, no. 3, p. 581–594, ISSN 1433-7479, DOI: 10.1007/s00500-010-0566-2
- [8] AMERASEKERA, A., CHANG, M.-C., DUVVURY, C., et al. Modeling MOS snapback and parasitic bipolar action for circuit-level ESD and high-current simulations. *IEEE Circuits Devices Mag.*, Mar 1997, vol. 13, no. 2, p. 7 – 10, ISSN 8755-3996, DOI: 10.1109/101.583606
- [9] NAPRAVNIK, T. ESD protection circuits. Master's thesis, Czech Technical University in Prague, Faculty of Electrical Engineering, Department of Microelectronics, June 2011
- [10] BEEBE, S. G. Characterization, modeling, and design of ESD protection circuits. Advanced Micro Devices, Sunnyvale, California, Tech. Rep., March 1998
- [11] OH, K.-H., DUVVURY, C., BANERJEE, K., et al. Analysis of nonuniform ESD current distribution in deep submicron NMOS transistors. *IEEE Transactions on Electron Devices*, Dec 2002, vol. 49, no. 12, p. 2171–2182, ISSN 0018-9383, DOI: 10.1109/TED.2002.805049
- [12] DABRAL, S., MALONEY, T. J. *Basic ESD and I/O design*, 1st ed. John Wiley & Sons, Inc., 1998. ISBN 0-471-25359-6
- [13] JS-001-2010, For electrostatic sensitivity testing: Human body model (HBM) —
   Component Level. ANSI/ESDA/JEDEC, April 2010
- [14] ANSI/ESD S5.2-2009, For electrostatic sensitivity testing: Machine model (MM)
   Component Level. ANSI/ESD, 2009
- [15] S5.3.1 2009, A. For electrostatic sensitivity testing: Charged device model (CDM). ANSI/ESD, 2009

- [16] CHEN, T.-Y., KER, M.-D. Analysis on the dependence of layout parameters on ESD robustness of CMOS devices for manufacturing in deep-submicron CMOS process. *IEEE Transactions on Semiconductor Manufacturing*, August 2003, vol. 16, no. 3, p. 486 – 500
- [17] ZHOU, Y., CONNERNEY, D., CARROLL, R., et al. Modeling MOS snapback for circuit-level ESD simulation using BSIM3 and VBIC models. In *Sixth international symposium on quality electronic design (isqed'05)*, March 2005, p. 476–481, ISSN 1948-3287, DOI: 10.1109/ISQED.2005.81
- [18] Virtuoso Spectre circuit simulator RF analysis user guide, Cadence, November 2017, product Version 17.1
- [19] KER, M. D., CHANG, H. H. How to safely apply the LVTSCR for CMOS whole-chip ESD protection without being accidentally triggered on. In *Electrical Overstress/ Electrostatic Discharge Symposium Proceedings*. 1998 (Cat. No.98TH8347), Oct 1998, p. 72–85, DOI: 10.1109/EOSESD.1998.737024
- [20] LOU, L., LIOU, J. J., DONG, S., et al. Silicon controlled rectifier (SCR) compact modeling based on VBIC and Gummel–Poon models. *Solid-State Electronics*, 2009, vol. 53, no. 2, p. 195 – 203, DOI: 10.1016/j.sse.2008.11.007
- [21] LIM, S. L., ZHANG, X. Y., YU, Z., et al. A computationally stable quasi-empirical compact model for the simulation of mos breakdown in ESD-protection circuit design. In *Simulation of Semiconductor Processes and Devices, 1997. SISPAD* '97., 1997 International Conference on, September 1997, p. 161 164, DOI: 10.1109/SISPAD.1997.621362
- [22] MALONEY, T., KHURANA, N. Transmission line pulsing techniques for circuit modeling of ESD phenomena. In *EOS/ESD Symposium*, Sept 1985, p. 49–54
- [23] STORN, R., PRICE, K. Differential evolution a simple and efficient heuristic for global optimization over continuous spaces. *Journal of Global Optimization*, 1997, vol. 11, no. 4, p. 341–359, ISSN 1573-2916, DOI: 10.1023/A:1008202821328

- [24] NELDER, J. A., MEAD, R. A simplex method for function minimization. *The Computer Journal*, 1965, vol. 7, no. 4, p. 308–313, DOI: 10.1093/comjnl/7.4.308
- [25] OLIVERI, G., ROCCA, P., MASSA, A. Differential evolution as applied to electromagnetics: Advances, comparisons, and applications. In 2012 6th European Conference on Antennas and Propagation (EUCAP), March 2012, p. 3058–3059, ISSN 2164-3342, DOI: 10.1109/EuCAP.2012.6206056
- [26] ZISKA, P., MARTINEK, P. Differential evolution algorithm and its application for pole-zero transfer function identification. In MATLAB 2004 - Proceedings of 12th international conference, 2004
- [27] SPENDLEY, W., HEXT, G. R., HIMSWORTH, F. R. Sequential application of simplex designs in optimisation and evolutionary operation. *Technometrics*, 1962, vol. 4, no. 4, p. 441–461, ISSN 00401706
- [28] WANG, Y., WU, L., YUAN, X. Parameter estimation of disk drive servo system using a hybrid simplex differential evolution algorithm. In *Intelligent Control and Automation (WCICA), 2010 8th World Congress on*, july 2010, p. 3149 –3155, DOI: 10.1109/WCICA.2010.5553769
- [29] NAPRAVNIK, T., JAKOVENKO, J. An automated ESD model characterization method. *Radioengineering*, September 2018, vol. 28, no. 3
- [30] NAPRAVNIK, T., JAKOVENKO, J. ESD MOSFET model calibration by differential evolutionary optimization algorithm. *ElectroScope*, 2012, no. 6, ISSN 1802-4564

# APPENDICES

# **APPENDIX A: List of Author's Publications**

## A.1 Publications Related to the Topic of This Work

### **Publications in Impacted Journals**

NAPRAVNIK T., JAKOVENKO J. An automated ESD model characterization method. *Radioengineering*, vol. 28, no. 3, September 2018, **Co-authorship: 90 %** 

### **Publications in Reviewed Journals**

NAPRAVNIK T., JAKOVENKO J. ESD MOSFET model calibration by differential evolutionary optimization algorithm. *ElectroScope*, no. 6, 2012, ISSN 1802-4564, **Co-authorship: 60 %** 

#### **Publications Excerpted by WoS**

NAPRAVNIK T., KOTE V., MOLATA V., JAKOVENKO J. Differential evolutionary optimization algorithm applied to ESD MOSFET model fitting problem. 2012 IEEE 15th International Symposium on Design and Diagnostics of Electronic Circuits Systems (DDECS), April 2012, p. 155–158, Co-authorship: 70 %

NAPRAVNIK T., ZISKA P., JAKOVENKO J. Novel model calibration method based on differential evolution used for SCR model fitting. *2013 IEEE 16th International Symposium on Design and Diagnostics of Electronic Circuits Systems (DDECS)*, April 2013, p. 297–298, **Co-authorship: 50 %** 

## **Other Publications**

NAPRAVNIK T., KOTE V., MOLATA V., JAKOVENKO J. Utilization of differential evolutionary optimization algorithm for ESD MOSFET model fitting. *Proceedings* of Electronic Devices and Systems EDS 2012. Electronic Devices and Systems 2012,

*Brno*, 2012-06-28/2012-06-29, June 2012, p. 33–38, ISSN 978-80-214-4539-0, Co-authorship: 70 %

NAPRAVNIK T., ZISKA P., JAKOVENKO J. ESD LVTSCR model calibration by differential evolutionary optimization algorithm. 2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS), February 2013, Co-authorship: 50 %

NAPRAVNIK T., ZISKA P., JAKOVENKO J. Automated model calibration flow based on differential evolution used for ESD MVTSCR model fitting. *Proceedings* - *Electronic Devices and Systems - EDS '13. Electronic Devices and Systems, Brno,* 2013-06-26/2013-06-27, June 2013, ISSN 978-80-214-4754-7, **Co-authorship: 50 %** 

## **Functional Samples**

NAPRAVNIK T., KOTE V., VACULA P., JAKOVENKO J. Single-finger and multifinger MOST structures for ESD characterization and model development. Functional sample, 2014, **Co-authorship: 75** %

# A.2 Publications Unrelated to the Topic of This Work

## **Other Publications**

KOTE V., NAPRAVNIK T., MOLATA V., JAKOVENKO J. Structure, modeling and realization of true random number generator with analog noise amplification. *Proceedings of Electronic Devices and Systems EDS 2012. Electronic Devices and Systems 2012, Brno, 2012-06-28/2012-06-29*, June 2012, p. 145–150, ISSN 978-80-214-4539-0, **Co-authorship: 10 %** 

MOLATA V., KOTE V., NAPRAVNIK T., JAKOVENKO J. Capacitor-less LDO regulator in CMOS technology. *Proceedings of Electronic Devices and Systems EDS* 2012. Electronic Devices and Systems 2012, Brno, 2012-06-28/2012-06-29, June 2012, p. 54–59, ISSN 978-80-214-4539-0, **Co-authorship: 10** %

MOLATA V., KOTE V., NAPRAVNIK T., JAKOVENKO J. Capacitor-less LDO regulator with NMOS power transistor. *Proceedings - Electronic Devices and Systems -EDS '13. Electronic Devices and Systems, Brno, 2013-06-26/2013-06-27*, June 2013, p. 50–55, ISSN 978-80-214-4754-7, **Co-authorship: 5 %**