bq76PL455A-Q1 16-Cell EV/HEV Integrated Battery Monitor and Protector

1 Features
- Monitors and Balances 6-to-16 Cells per Device
- Highly Accurate Monitoring
  - High Performance 14-bit Analog-to-Digital Converter (ADC) With Internal Reference
  - All Cells Converted in 2.4 ms (Nominal)
  - Eight AUX Inputs for Temperature and Other Sensors with Input Voltage of 0 V to 5 V
  - Internal Precision Reference
- Integrated Protector With Separate Vref for Overvoltage (OV) and Undervoltage (UV) Comparators and Programmable \( V_{CELL} \) Set Points
- Engineered for High System Robustness
  - Up to 1-Mb/s Stackable Isolated Differential-UART
  - Up to 16 ICs in Daisy-Chain With Twisted Pair
  - Passes Bulk Current Injection (BCI) Test
  - Designed for Robust Hot-Plug Performance
- Passive Balancing with External n-FETs and Active Balancing with EMB1428Q/EMB1499Q
- Can Help Customers Meet Functional Safety Standard Requirements (For Example, ISO26262)
  - Built-in Self-Tests to Validate Defined Internal Functions
  - Support for Open Wire Detection
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 2: \(-40^\circ\text{C} \) to \(105^\circ\text{C} \) Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C3

2 Applications
- Electric and Hybrid Electric Vehicles (EV, HEV, PHEV, Mild Hybrid)
- 48-V Systems (Single-Chip Solution)
- Energy Storage (ESS) and UPS
- E-Bikes, E-Scooters

3 Description
The bq76PL455A-Q1 device is an integrated 16-cell battery monitoring and protection device, designed for high-reliability automotive applications. The integrated high-speed, differential, capacitor-isolated communications interface allows up to sixteen bq76PL455A-Q1 devices to communicate with a host via a single high-speed Universal Asynchronous Receiver/Transmitter (UART) interface.

The bq76PL455A-Q1 monitors and detects several different fault conditions, including: overvoltage, undervoltage, overtemperature, and communication faults. Six GPIO ports as well as eight analog AUX ADC inputs are included for additional monitoring and programmable functionality. A secondary thermal shutdown is included for further protection.

The bq76PL455A-Q1 has features that customers may find useful to help them meet functional safety standard requirements. See Safety Manual for bq76PL455A-Q1 (SLUUB67).

Device Information (1)

<table>
<thead>
<tr>
<th>PART NUMBER</th>
<th>PACKAGE</th>
<th>BODY SIZE (NOM)</th>
</tr>
</thead>
<tbody>
<tr>
<td>bq76PL455A-Q1</td>
<td>TQFP (80)</td>
<td>12.00 mm x 12.00 mm</td>
</tr>
</tbody>
</table>

(1) For all available packages, see the orderable addendum at the end of the data sheet.

Simplified Schematic
4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision B (December 2015) to Revision C

- Changed VSENSEn resister values From: 1 kΩ To: 100 Ω in Figure 24 ................................................................. 45
- Deleted Z1, Changed C2 to 0.1 μF, RIN to 100 Ω, and R2 to 100 Ω in Figure 25 ........................................................... 99
- Changed 1 kΩ to 100 Ω in Figure 26 ......................................................................................................................... 100
- Changed RIN From: 1 kΩ To: 100 Ω in Figure 27 ........................................................................................................ 101
- Changed R24, R69, and R76 From: 1 kΩ To: 100 Ω in Figure 28 ............................................................................... 101
- Changed multiple resistors From: 1 kΩ To: 100 Ω in Figure 35 .................................................................................. 111
- Deleted diode on TOP pin; Changed values of C19, C21, C22, C24, and C25 in Figure 36 .......................................... 112
- Deleted Z29; Changed values of C21, C33, C38, C40, and C41 in Figure 37 .............................................................. 113
- Changed R24, R69, and R76 From: 1 kΩ To: 100 Ω in Figure 38 ................................................................................... 115
- Changed Equation 17.                                                                                                       118
Changes from Revision A (September 2015) to Revision B

- Updated the Features list ....................................................................................................................................................... 1
- Change paragraph 3 of the Description ................................................................................................................................ 1
- Added ADC: Post Board Assembly: VSENSeCell Measurement Inputs .................................................................................. 12

Changes from Original (April 2015) to Revision A

- Updated VCHERR25NB and VCHERR values, deleted Note 3 in the ADC: VSENSeCell Measurement Inputs table .............................................................. 11
- Changed the Test Conditions for VCOMP_REF_45 in the Secondary Protector – Window Comparators table, From:
  Measured by ADC To: Measured by ADC as HREF - HREF_GND ................................................................................... 15
- Changed VDD18, First Sample From: "CMD_OVS_GPER" To: "Approximately 30 µs" in Table 2 ........................................... 26
- Deleted TSD (DIG) row and Note 4 from Table 3 ................................................................................................................. 26
- Changed text From: "Allowing for the lowest possible module voltage (V_{BAT min}) of 16 V" To: "Allowing for the lowest possible module voltage (V_{BAT min}) of 12 V" in the NPN LDO Supply section ......................................................... 119
- Added section Board Construction and Accuracy .................................................................................................................. 121
### Pin Functions

<table>
<thead>
<tr>
<th>NAME</th>
<th>TYPE</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>AGND1</td>
<td>P</td>
<td>Analog Ground(^2), Connect to ground plane.</td>
</tr>
<tr>
<td>AGND2</td>
<td>P</td>
<td>Analog Ground(^2) for VREF. Internally shorted to AGND3, also make this connection externally in the printed-circuit board (PCB) layout. Connect to ground plane.</td>
</tr>
<tr>
<td>AGND3</td>
<td>P</td>
<td>Analog Ground(^2) for VREF. Internally shorted to AGND2, also make this connection externally in the PCB layout. Connect to ground plane.</td>
</tr>
<tr>
<td>AUX0</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX1</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX2</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX3</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX4</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX5</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX6</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>AUX7</td>
<td>AI</td>
<td>Ground referenced general-purpose analog measurement input.</td>
</tr>
<tr>
<td>NAME</td>
<td>PIN</td>
<td>TYPE</td>
</tr>
<tr>
<td>---------</td>
<td>-----</td>
<td>------</td>
</tr>
<tr>
<td>CGND</td>
<td>48</td>
<td>P</td>
</tr>
<tr>
<td>CHM</td>
<td>33</td>
<td>P</td>
</tr>
<tr>
<td>CHP</td>
<td>32</td>
<td>P</td>
</tr>
<tr>
<td>COMMH–</td>
<td>54</td>
<td>DIO</td>
</tr>
<tr>
<td>COMMH+</td>
<td>55</td>
<td>DIO</td>
</tr>
<tr>
<td>COMML–</td>
<td>53</td>
<td>DIO</td>
</tr>
<tr>
<td>COMML+</td>
<td>52</td>
<td>DIO</td>
</tr>
<tr>
<td>DGND1</td>
<td>30</td>
<td>P</td>
</tr>
<tr>
<td>DGND2</td>
<td>35</td>
<td>P</td>
</tr>
<tr>
<td>DGND3</td>
<td>37</td>
<td>P</td>
</tr>
<tr>
<td>EQ1</td>
<td>28</td>
<td>DO</td>
</tr>
<tr>
<td>EQ2</td>
<td>26</td>
<td>DO</td>
</tr>
<tr>
<td>EQ3</td>
<td>24</td>
<td>DO</td>
</tr>
<tr>
<td>EQ4</td>
<td>22</td>
<td>DO</td>
</tr>
<tr>
<td>EQ5</td>
<td>20</td>
<td>DO</td>
</tr>
<tr>
<td>EQ6</td>
<td>18</td>
<td>DO</td>
</tr>
<tr>
<td>EQ7</td>
<td>16</td>
<td>DO</td>
</tr>
<tr>
<td>EQ8</td>
<td>14</td>
<td>DO</td>
</tr>
<tr>
<td>EQ9</td>
<td>12</td>
<td>DO</td>
</tr>
<tr>
<td>EQ10</td>
<td>10</td>
<td>DO</td>
</tr>
<tr>
<td>EQ11</td>
<td>8</td>
<td>DO</td>
</tr>
<tr>
<td>EQ12</td>
<td>6</td>
<td>DO</td>
</tr>
<tr>
<td>EQ13</td>
<td>4</td>
<td>DO</td>
</tr>
<tr>
<td>EQ14</td>
<td>2</td>
<td>DO</td>
</tr>
<tr>
<td>EQ15</td>
<td>80</td>
<td>DO</td>
</tr>
<tr>
<td>EQ16</td>
<td>78</td>
<td>DO</td>
</tr>
<tr>
<td>FAULT_N</td>
<td>40</td>
<td>DO</td>
</tr>
<tr>
<td>FAULTH–</td>
<td>56</td>
<td>DI</td>
</tr>
<tr>
<td>NAME</td>
<td>NO.</td>
<td>TYPE</td>
</tr>
<tr>
<td>-------</td>
<td>-----</td>
<td>------</td>
</tr>
<tr>
<td>FAULTH+</td>
<td>57</td>
<td>DI</td>
</tr>
<tr>
<td>FAULTL–</td>
<td>51</td>
<td>DO</td>
</tr>
<tr>
<td>FAULTL+</td>
<td>50</td>
<td>DO</td>
</tr>
<tr>
<td>GPIO0</td>
<td>47</td>
<td>DIO</td>
</tr>
<tr>
<td>GPIO1</td>
<td>46</td>
<td>DIO</td>
</tr>
<tr>
<td>GPIO2</td>
<td>45</td>
<td>DIO</td>
</tr>
<tr>
<td>GPIO3</td>
<td>44</td>
<td>DIO</td>
</tr>
<tr>
<td>GPIO4</td>
<td>43</td>
<td>DIO</td>
</tr>
<tr>
<td>GPIO5</td>
<td>42</td>
<td>DIO</td>
</tr>
<tr>
<td>NC1</td>
<td>36</td>
<td>NC</td>
</tr>
<tr>
<td>NC2</td>
<td>75</td>
<td>NC</td>
</tr>
<tr>
<td>NPNB</td>
<td>71</td>
<td>AO</td>
</tr>
<tr>
<td>OUT1</td>
<td>73</td>
<td>AO</td>
</tr>
<tr>
<td>OUT2</td>
<td>68</td>
<td>AI</td>
</tr>
<tr>
<td>RX</td>
<td>39</td>
<td>DI</td>
</tr>
<tr>
<td>TOP</td>
<td>76</td>
<td>P</td>
</tr>
<tr>
<td>TX</td>
<td>38</td>
<td>DO</td>
</tr>
<tr>
<td>VSVAO</td>
<td>58</td>
<td>P</td>
</tr>
<tr>
<td>VDIG</td>
<td>34</td>
<td>P</td>
</tr>
<tr>
<td>VIO</td>
<td>41</td>
<td>P</td>
</tr>
<tr>
<td>VM</td>
<td>31</td>
<td>P</td>
</tr>
<tr>
<td>NAME</td>
<td>PIN No.</td>
<td>Type</td>
</tr>
<tr>
<td>-----------</td>
<td>---------</td>
<td>------</td>
</tr>
<tr>
<td>VP</td>
<td>70</td>
<td>P</td>
</tr>
<tr>
<td>VREF</td>
<td>67</td>
<td>P</td>
</tr>
<tr>
<td>VSENSE0</td>
<td>29</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE1</td>
<td>27</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE2</td>
<td>25</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE3</td>
<td>23</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE4</td>
<td>21</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE5</td>
<td>19</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE6</td>
<td>17</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE7</td>
<td>15</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE8</td>
<td>13</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE9</td>
<td>11</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE10</td>
<td>9</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE11</td>
<td>7</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE12</td>
<td>5</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE13</td>
<td>3</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE14</td>
<td>1</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE15</td>
<td>79</td>
<td>AI</td>
</tr>
<tr>
<td>VSENSE16</td>
<td>77</td>
<td>AI</td>
</tr>
<tr>
<td>WAKEUP</td>
<td>49</td>
<td>DI</td>
</tr>
</tbody>
</table>

(1) Key: AI = analog input; AO = analog output; DI = digital input; DO = digital output; DIO = digital I/O; P = Power; NC = no connect.
(2) Externally connected pins as common ground or GND in the design. See Grounding for details.
(3) All capacitors are type X7R or better, unless otherwise noted.
6 Specifications

6.1 Absolute Maximum Ratings
over specified Ambient Temperature range (unless otherwise noted) (1)(2)

<table>
<thead>
<tr>
<th>Parameter</th>
<th>MIN</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VP</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>VDIG</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>VIO</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>AUX0–7</td>
<td>−0.3</td>
<td>6 or (VP + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>COMMH+, COMMH−, COMML+, COMML−, FAULTH+, FAULTH−, FAULTL+, FAULTL−</td>
<td>Lesser of two MAX values</td>
<td>−0.3</td>
<td>6 or (V5VAO + 0.3)</td>
</tr>
<tr>
<td>GPIO0–5</td>
<td>−0.3</td>
<td>6 or (VIO + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>RX</td>
<td>−0.3</td>
<td>6 or (VIO + 0.3)</td>
<td>V</td>
</tr>
<tr>
<td>TOP (4)</td>
<td>−0.3</td>
<td>88</td>
<td>V</td>
</tr>
<tr>
<td>TOP to VSENSE16 delta (4)(5)</td>
<td>(VSENSE16 + 5.5 V) ≥ TOP ≥ (VSENSE16 − 1 V)</td>
<td>(VSENSE16 − 1 V)</td>
<td>(VSENSE16 + 5.5 V)</td>
</tr>
<tr>
<td>VSENSE0</td>
<td>−0.3</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>VSENSEn − VSENSEn–1</td>
<td>n = 1 to 16</td>
<td>−0.3</td>
<td>5.5</td>
</tr>
<tr>
<td>WAKEUP</td>
<td>−0.3</td>
<td>6</td>
<td>V</td>
</tr>
<tr>
<td>Ambient free-air temperature, T_A</td>
<td>−40</td>
<td>105</td>
<td>°C</td>
</tr>
<tr>
<td>Junction temperature, T_J</td>
<td>−40</td>
<td>125</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature, T_stg</td>
<td>−65</td>
<td>150</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Unless otherwise noted, voltages are given with respect to device commons (AGND1–3, DGND1–3, CGND) tied together (device VSS or GND).
(3) Specified by design, not tested in production.
(4) Must meet all stated conditions for the TOP pin at all times.
(5) Must short the highest-connected cell to the unused VSENSEn inputs above it in configurations that use < 16 cells. For example, a 14-cell configuration must short pins VSENSE14, VSENSE15, VSENSE16.

6.2 ESD Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_ESD</td>
<td>±2000</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
6.3 Recommended Operating Conditions

\[ T_A = 25^\circ C \text{ and } TOP = 57.6 \text{ V} \]; Min/Max values stated where \( T_A = -40^\circ C \text{ to } 105^\circ C \) and TOP = 12 V to 79.2 V (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{TOP} )</td>
<td>Supply voltage</td>
<td>12</td>
<td>79.2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{IO} )</td>
<td>Digital interface voltage</td>
<td>2.7</td>
<td>5.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{TOP,\Delta} )</td>
<td>Max delta, TOP to highest cell</td>
<td>VSENSE16 – TOP</td>
<td>0</td>
<td>300</td>
<td>mV</td>
</tr>
<tr>
<td>( I_{IO} )</td>
<td>Output current, any one pin</td>
<td>GPIO0, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5, TX, FAULT_N</td>
<td>5</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>( I_{IO,T} )</td>
<td>Output current, sum of</td>
<td>GPIO0 + GPIO1 + GPIO2 + GPIO3 + GPIO4 + GPIO5 + TX + FAULT_N</td>
<td>20</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

(1) \( V_{SENSE} \) input measurement accuracy is degraded when \( V_{TOP,\Delta} \) is exceeded. Delta cannot exceed the limit in the Absolute Maximum Ratings table.

(2) Must short the highest-connected cell to the unused VSENSEn inputs above it in configurations that use < 16 cells. For example, a 14-cell configuration must short pins VSENSE14, VSENSE15, and VSENSE16.

6.4 Thermal Information

<table>
<thead>
<tr>
<th>THERMAL METRIC(1)</th>
<th>bq76PL455A-Q1</th>
</tr>
</thead>
<tbody>
<tr>
<td>( R_{JAI,\text{High}} )</td>
<td>Junction-to-ambient thermal resistance</td>
</tr>
<tr>
<td>( R_{JCT} )</td>
<td>Junction-to-case (top) thermal resistance</td>
</tr>
<tr>
<td>( R_{JB} )</td>
<td>Junction-to-board thermal resistance</td>
</tr>
<tr>
<td>( \psi_{JT} )</td>
<td>Junction-to-top characterization parameter</td>
</tr>
<tr>
<td>( \psi_{JB} )</td>
<td>Junction-to-board characterization parameter</td>
</tr>
<tr>
<td>( R_{JCB} )</td>
<td>Junction-to-case (bottom) thermal resistance</td>
</tr>
</tbody>
</table>

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

6.5 Electrical Characteristics: Supply Current(1)

The following applies to all Electrical Characteristics in the following tables, unless otherwise noted: TYP values are stated in each table where \( VP = VDIG = 5.3 \text{ V}, VIO = 5 \text{ V}, T_A = 25^\circ C \) and \( V_{CELL} = 3.6 \text{ V} \) (\( V_{CELL} = V_{SENSEn} - V_{SENSEn-1}; n=1 \text{ to } 16 \)), TOP = 57.6 V. MIN/Max values are stated where \( VP = VDIG = 5.3 \text{ V}, VIO = 5 \text{ V}, -40^\circ C \leq T_A \leq 85^\circ C \), 1 V < \( V_{CELL} < 4.95 \text{ V} \), 12 V < TOP < 79.2 V and GND = 0 V.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{IDLE} )</td>
<td>Total input current from the monitored cells.</td>
<td>Power state: IDLE(2)</td>
<td>4</td>
<td>5</td>
<td>7</td>
</tr>
<tr>
<td>( I_{TOP,IDLE} )</td>
<td>Input current into TOP pin, IDLE mode</td>
<td>Power state: IDLE(2)</td>
<td>250</td>
<td>350</td>
<td>450</td>
</tr>
<tr>
<td>( I_{SLP} )</td>
<td>Total input current from the monitored cells into TOP pin</td>
<td>Power state: SHUTDOWN(3)</td>
<td>22</td>
<td>50</td>
<td></td>
</tr>
<tr>
<td>( I_{ACTIVE} )</td>
<td>Total current from the monitored cells while communicating.</td>
<td>Power state: IDLE plus comm(3)</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{VIO,IDLE} )</td>
<td>VIO input current</td>
<td>Power state: IDLE(2)</td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( I_{SLP,\Delta} )</td>
<td>Delta ( I_{SHUTDOWN} ) between devices in a stack</td>
<td>( T_A = 25^\circ C \pm 5^\circ C ) for all devices</td>
<td>4</td>
<td>10</td>
<td></td>
</tr>
</tbody>
</table>

(1) All internal pull-up and pull-down resistors are disabled and their current is not included in parameters listed in this table.

(2) IDLE mode defined as: device awake, ready for communications, and not communicating.

(3) SHUTDOWN mode defined as: test conditions, no communications, no wakeup tone activity, and no FAULT heartbeat.

(4) Specified from characterization data.

(5) ACTIVE mode defined as: UART, differential communications link, and FAULT heartbeat active.
6.6 VP 5.3-V Supply Regulation Voltage

Characteristics stated using NPN transistor in circuit rated at BVCEO > 100V, β ≥ 100 at 5 mA, Base-Collector C ≤ 35 pF, ICOLLECTOR > 100 mA, RCOLLECTOR = 400 Ω.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VPVR</td>
<td>Regulated Voltage</td>
<td>5.1</td>
<td>5.3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>IRE</td>
<td>External NPN base drive current</td>
<td>0.5</td>
<td></td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>VPSD_DLY</td>
<td>VP/VDIG delay before SHUTDOWN(1)</td>
<td>30</td>
<td>75</td>
<td>160</td>
<td>ms</td>
</tr>
</tbody>
</table>

(1) Time measured from VP falling below threshold until the part enters SHUTDOWN, or from the part attempting to exit SHUTDOWN (wakeup) until re-entering SHUTDOWN.

6.7 VDD18 1.8-V Internal Digital Supply(1)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD18QO</td>
<td>VDD18 Output voltage(1)</td>
<td>1.7</td>
<td>1.8</td>
<td>1.9</td>
<td>V</td>
</tr>
</tbody>
</table>

(1) Internal node only, no external access. This parameter is for internal measurement and verification purposes only.

6.8 V5VAO Analog Supply

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V5VAO_PSD</td>
<td>Output Voltage</td>
<td>4</td>
<td>4.7</td>
<td>5.3</td>
<td>V</td>
</tr>
<tr>
<td>V5VAO_IDLE</td>
<td>Output Voltage</td>
<td>VDIG – 0.5</td>
<td>VDIG</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

(1) VDIG internally connected to V5VAO in IDLE mode.

6.9 VM –5-V Integrated Charge Pump

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VMVM_ON</td>
<td>VM Output Voltage</td>
<td>–5.5</td>
<td>–5</td>
<td>–4.5</td>
<td>V</td>
</tr>
<tr>
<td>fCP</td>
<td>Charge pump switching frequency</td>
<td>375</td>
<td></td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>VMTRIP</td>
<td>VM low-voltage monitor trip point</td>
<td>–3.8</td>
<td></td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>VMVO</td>
<td>Measured value read back from ADC VM monitor</td>
<td>–5.56</td>
<td>–5</td>
<td>–4.54</td>
<td>V</td>
</tr>
</tbody>
</table>

6.10 Analog-to-Digital Converter (ADC): Analog Front End

All ADC specifications stated are for the sampling intervals and register settings shown in Table 3. A 390-pF capacitor is on pin OUT1.

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>OUT1_RANGE</td>
<td>Pin OUT1 Analog Front End / Level Shifter output voltage range</td>
<td></td>
<td>VP</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ROUT_PIN</td>
<td>OUT1 pin internal series resistance</td>
<td>1</td>
<td>1.2</td>
<td>1.35</td>
<td>kΩ</td>
</tr>
</tbody>
</table>
### 6.11 ADC: VSENSE<sub>n</sub> Cell Measurement Inputs

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V&lt;sub&gt;CELL VR&lt;/sub&gt;</td>
<td>Input voltage range</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;CELL&lt;/sub&gt; = VSENSE&lt;sub&gt;n&lt;/sub&gt; – VSENSE&lt;sub&gt;n-1&lt;/sub&gt;, n= 1 to 16</td>
<td>1</td>
<td>4.95</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VCHERR2SNB</td>
<td>Total Channel Measurement Accuracy at 25°C</td>
<td>VSENSE = 3.6 V</td>
<td>-2.00</td>
<td>2.00</td>
<td>mV</td>
</tr>
<tr>
<td>VCHERR</td>
<td>Total Channel Measurement Accuracy, temperature range of 0°C to 65°C&lt;sup&gt;(18)&lt;/sup&gt;</td>
<td>VSENSE = 1.5 V</td>
<td>-3.50</td>
<td>3.50</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 2.0 V</td>
<td>-4.00</td>
<td>4.00</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 3.3 V</td>
<td>-4.00</td>
<td>4.00</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 3.6 V</td>
<td>-6.25</td>
<td>6.25</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 4.2 V</td>
<td>-7.00</td>
<td>7.00</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 4.5 V</td>
<td>-7.25</td>
<td>7.25</td>
<td>mV</td>
</tr>
<tr>
<td>ISENSE_SEL&lt;sup&gt;(3)(4)&lt;/sup&gt;</td>
<td>VSENSE&lt;sub&gt;n&lt;/sub&gt; input current n = 1 to 16</td>
<td>VSENSE&lt;sub&gt;n-1&lt;/sub&gt; pin; on selected channel</td>
<td>2</td>
<td>7.6</td>
<td>µA</td>
</tr>
<tr>
<td>ISENSE_NSEL</td>
<td>Channel not selected</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ISENSE_SD</td>
<td>VSENSE&lt;sub&gt;n&lt;/sub&gt; input current in SHUTDOWN Mode</td>
<td></td>
<td>&lt;±100</td>
<td>nA</td>
<td></td>
</tr>
<tr>
<td>RSENSE_SEL&lt;sup&gt;(4)&lt;/sup&gt;</td>
<td>VSENSE input resistance</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Channel selected for conversion, measured differentially [VSENSE&lt;sub&gt;n&lt;/sub&gt;–VSENSE&lt;sub&gt;[n–1]&lt;/sub&gt;]</td>
<td>1</td>
<td></td>
<td></td>
<td>MO</td>
</tr>
<tr>
<td>OWOD&lt;sub&gt;SR&lt;/sub&gt;</td>
<td>Open-wire detection shunt resistance</td>
<td>Open-wire test mode, TSTCONFIG[4] = 1; all odd (CBENBL = 0x2); or all even (CBENBL=0x5) cell squeeze resistors on (alternate resistors only)</td>
<td>4</td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>LT_Drift&lt;sub&gt;VCHAN&lt;/sub&gt;</td>
<td>Long-term drift (total channel path)</td>
<td>VSENSE = 4.5 V, T&lt;sub&gt;A&lt;/sub&gt; = 65°C&lt;sup&gt;(5)&lt;/sup&gt;</td>
<td>18.47</td>
<td>ppm/ 1000 hours</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>VSENSE = 4.5 V, T&lt;sub&gt;A&lt;/sub&gt; = 105°C&lt;sup&gt;(6)&lt;/sup&gt;</td>
<td>50.24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>VADC REF&lt;sub&gt;2S&lt;/sub&gt;</td>
<td>ADC reference</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>ERP&lt;sub&gt;ADC REF&lt;/sub&gt;</td>
<td>ADC reference error</td>
<td>0°C ≤ T&lt;sub&gt;A&lt;/sub&gt; ≤ 65°C</td>
<td>-3.5</td>
<td>3.5</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>-40°C ≤ T&lt;sub&gt;A&lt;/sub&gt; ≤ 105°C</td>
<td>-4.5</td>
<td>4.5</td>
<td>mV</td>
</tr>
</tbody>
</table>

1. Error measured with averaging enabled.
2. User adjustable Gain and Offset registers are provided for further error trim at VSGAIN and VSOFFSET, respectively.
3. When the bq76PL455A is in IDLE power mode, but not converting any ADC input channel, the part idles the multiplexer on the highest channel enabled for conversions in the CHAN register.
4. The current into VSENSE<sub>n</sub> = ISENSE_SEL + VCELL/RSENSE_SEL.
5. Computed from the first 500-hour operating life test at a stress temperature of 65°C.
6. Computed from the first 500-hour operating life test at a stress temperature of 105°C.

### 6.12 ADC: V<sub>MODULE</sub> Input

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>V&lt;sub&gt;MODULE VR&lt;/sub&gt;</td>
<td>Input voltage range</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Measured from TOP to GND (AGND1)</td>
<td>V&lt;sub&gt;TOP&lt;/sub&gt; MIN</td>
<td>V&lt;sub&gt;TOP&lt;/sub&gt; MAX</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V&lt;sub&gt;MODULE_ERR10S&lt;/sub&gt;</td>
<td>Total error from all internal sources</td>
<td>T&lt;sub&gt;A&lt;/sub&gt; = -40°C to 105°C</td>
<td>-650</td>
<td>±100</td>
<td>650</td>
</tr>
</tbody>
</table>

(1) Error measured with averaging enabled.
(2) User adjustable Gain and Offset registers are provided for further error trim at VSGAIN and VSOFFSET, respectively.
(3) When the bq76PL455A is in IDLE power mode, but not converting any ADC input channel, the part idles the multiplexer on the highest channel enabled for conversions in the CHAN register.
(4) The current into VSENSE<sub>n</sub> = ISENSE_SEL + VCELL/RSENSE_SEL.
(5) Computed from the first 500-hour operating life test at a stress temperature of 65°C.
(6) Computed from the first 500-hour operating life test at a stress temperature of 105°C.
### 6.13 ADC: Post Board Assembly

#### VSENSEn Cell Measurement Inputs

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{CELL,VR} )</td>
<td>( V_{CELL} = VSENSE_n - VSENSE_{n-1}, n = 1 ) to 16</td>
<td>1</td>
<td>4.95</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( V_{CHERR65NB} )</td>
<td>Total Channel Measurement Accuracy in temperature range of 0°C to 65°C</td>
<td>( V_{SENSE} = 1.5 ) V</td>
<td>–3</td>
<td>3</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 2.5 ) V</td>
<td>–3.5</td>
<td>3.5</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 3.6 ) V</td>
<td>–5</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 4.5 ) V</td>
<td>–7.6</td>
<td>7.6</td>
<td></td>
</tr>
<tr>
<td>( V_{CHERR105NB} )</td>
<td>Total Channel Measurement Accuracy, temperature range of –40°C to 105°C</td>
<td>( V_{SENSE} = 1.5 ) V</td>
<td>–4.5</td>
<td>4.5</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 2.5 ) V</td>
<td>–6.3</td>
<td>6.3</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 3.6 ) V</td>
<td>–8.4</td>
<td>8.4</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 4.5 ) V</td>
<td>–11</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>( LT_{DriftCHAN} )</td>
<td>Long-term drift (total channel path)</td>
<td>( V_{SENSE} = 4.5 ) V, ( T_A = 65°C )</td>
<td>18.47</td>
<td>ppm/1000 hours</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>( V_{SENSE} = 4.5 ) V, ( T_A = 105°C )</td>
<td>50.24</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Error measured with averaging enabled.
2. User adjustable Gain and Offset registers are provided for further error trim at VSGAIN and VSOFFSET, respectively.
3. Calculated and statistically projected worst case from characterization data. Includes inaccuracies due to IR reflow and thermal hysteresis over 3 cycles (25°C → –40°C → 25°C → 105°C → 25°C)
4. Computed from the first 500-hour operating life test at a stress temperature of 65°C.
5. Computed from the first 500-hour operating life test at a stress temperature of 105°C.
6. See Board Construction and Accuracy for board stack build information

### 6.14 ADC: AUXn General Purpose Inputs

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{AUX,VR} )</td>
<td>Input voltage range</td>
<td>( VP/VDIG = 5.3 ) V</td>
<td>0</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td>( V_{AUXERR65} )</td>
<td>Total AUX Channel Measurement Accuracy</td>
<td>( VAUX = 0.05 ) V, ( 0°C \leq T_A \leq 65°C )</td>
<td>–3</td>
<td>0.1</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( VAUX = 4.95 ) V, ( 0°C \leq T_A \leq 65°C )</td>
<td>–10</td>
<td>0.1</td>
<td>10</td>
</tr>
<tr>
<td>( V_{AUXERR105} )</td>
<td>Total AUX Channel Measurement Accuracy</td>
<td>( VAUX = 0.05 ) V, ( –40°C \leq T_A \leq 105°C )</td>
<td>–4.5</td>
<td>0.1</td>
<td>4.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( VAUX = 4.95 ) V, ( –40°C \leq T_A \leq 105°C )</td>
<td>–12.5</td>
<td>0.1</td>
<td>12.5</td>
</tr>
</tbody>
</table>

1. Specified by design, not tested in production.
2. Calculated and statistically projected worst case from characterization data. Not tested in production.
ADC: AUXn General Purpose Inputs (continued)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC Leakage Current</td>
<td>Channel not selected for conversion, TESTAUXPU = 0</td>
<td></td>
<td></td>
<td>&lt; ±0.1</td>
<td>µA</td>
</tr>
<tr>
<td>Equivalent input resistance</td>
<td>Channel selected in Acquisition Mode</td>
<td>&gt; 3</td>
<td></td>
<td></td>
<td>MΩ</td>
</tr>
<tr>
<td>Input capacitance</td>
<td>Channel selected</td>
<td>30</td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>Internal switched pull-up resistor per AUXn input, supplied from VP pin</td>
<td>TESTAUXPU[n] = 1; n = 0 to 7</td>
<td>18</td>
<td>26</td>
<td>46</td>
<td>kΩ</td>
</tr>
</tbody>
</table>

6.15 ADC: Internal Temperature Measurement and Thermal Shutdown (TSD)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal temperature accuracy of analog die</td>
<td>INT_AD(1)</td>
<td>–7</td>
<td>3</td>
<td>13</td>
<td>°C</td>
</tr>
<tr>
<td>Internal temperature accuracy of digital die</td>
<td>INT_DD(1)</td>
<td>–34</td>
<td>8</td>
<td>54</td>
<td>°C</td>
</tr>
<tr>
<td>Thermal shutdown, junction temperature both analog and digital dies</td>
<td>TSD(2)</td>
<td>Increasing temperature</td>
<td>115</td>
<td>140</td>
<td>°C</td>
</tr>
</tbody>
</table>

(1) Specified from characterization data, not tested in production.
(2) Specified by design, not tested in production.

6.16 Passive Balancing Control Outputs

<table>
<thead>
<tr>
<th>PARAMETER(1)</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output resistance, internally in series with driver</td>
<td>EQn = 0 (OFF)</td>
<td>1.2</td>
<td>1.5</td>
<td>1.8</td>
<td>kΩ</td>
</tr>
<tr>
<td>Cell voltage required for balancing</td>
<td>EQn = 1 (ON)</td>
<td>1.9</td>
<td>2.3</td>
<td>2.9</td>
<td>kΩ</td>
</tr>
<tr>
<td>VSENSE1 minimum voltage for balancing(3)</td>
<td></td>
<td>1.8</td>
<td></td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

(1) For more functional information, see Passive Balancing.
(2) In the event of an open wire condition, if TSTCONFIG[EQ_SQUEEZE_EN] = 1 and this causes EQVMIN to be violated, it may be necessary to power down the device to disable the squeeze resistor.
(3) VSENSE1 minimum voltage required for correct operation of any or all EQ outputs. If VSENSE1 falls below this value, any or all other EQ outputs may fail to assert when requested. The opposite is not true. Outputs will not assert unintentionally when set to the OFF state.

6.17 Digital Input/Output: VIO-Based Single-Ended I/O

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Logic-level output-voltage high FAULT_N, TX, GPIO</td>
<td>ILOAD = 5 mA</td>
<td>VIO – 0.7</td>
<td>VIO</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic-level output-voltage low FAULT_N, TX, GPIO</td>
<td>ILOAD = 5 mA</td>
<td>DGND</td>
<td>0.7</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Logic-level input-voltage high RX, GPIO</td>
<td>VIO – 0.7</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Logic-level input-voltage low RX, GPIO</td>
<td>VIO – 0.7</td>
<td>V</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Input Capacitance(1) RX, GPIO</td>
<td></td>
<td>5</td>
<td>pF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Pull-up resistor</td>
<td>GPIO0..5</td>
<td>13</td>
<td>17</td>
<td>25</td>
<td>kΩ</td>
</tr>
<tr>
<td>Pull-down resistor</td>
<td>GPIO0..5</td>
<td>16</td>
<td>22</td>
<td>31</td>
<td>kΩ</td>
</tr>
<tr>
<td>Input leakage source/sink current RX, GPIOx</td>
<td>ILEAK</td>
<td>&lt; ±1</td>
<td></td>
<td>µA</td>
<td></td>
</tr>
<tr>
<td>RX/TX signaling rate(2)(3)</td>
<td></td>
<td>125</td>
<td>1000</td>
<td>Kbaud</td>
<td></td>
</tr>
<tr>
<td>Input Baud rate error(1)</td>
<td>ERRBAUD_RX</td>
<td>–3%</td>
<td>3%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output Baud rate error(1)</td>
<td>ERRBAUD_TX</td>
<td>–1.5%</td>
<td>1.5%</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Communications Clear (Break)(1)</td>
<td>TCOMM_BREAK</td>
<td>10</td>
<td>15</td>
<td>bit periods</td>
<td></td>
</tr>
<tr>
<td>Communications Reset(3)</td>
<td>TCOMM_RESET</td>
<td>200</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>

(1) Specified by design, not tested in production.
(2) Defaults: RX = TX = 250 kBd at communications RESET or (factory set) EEPROM setting at POR.
(3) Discrete rates only, not continuously variable.
### 6.18 Digital Input/Output: Daisy Chain Vertical Bus

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OH, DCC, TX}$</td>
<td>Logic level output voltage high</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Single driver loaded, $I_{LOAD} = 5 \text{ mA}$</td>
<td>$V_{DIG} - 1$</td>
<td>$V_{DIG}$</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$V_{OL, DCC, TX}$</td>
<td>Logic level output voltage low</td>
<td></td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Single driver loaded, $I_{LOAD} = 5 \text{ mA}$</td>
<td>$\text{GND}$</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{PD}$</td>
<td>Internal propagation delay, COMML to COMMH(1)</td>
<td>&lt;60 ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$T_{DCC, BIT, TIME}$</td>
<td>Diff. Comms. Bit Time (1)</td>
<td>250 ns</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_{WAKE, TONE}$</td>
<td>WAKE TONE frequency(1)</td>
<td>100 kHz</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>50% duty-cycle WAKE TONE transmitted on differential pins COMMH+/COMMH–</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{WAKE, TONE}$</td>
<td>WAKE TONE duration(1)</td>
<td>1 ms</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>WAKE TONE transmitted on differential pins COMMH+/COMMH–</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Specified by design, not tested in production.

### 6.19 Digital Input/Output: Wakeup

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IL, WAKEUP}$</td>
<td>WAKEUP high-input voltage</td>
<td>2.3</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$V_{OL, WAKEUP}$</td>
<td>WAKEUP low-input voltage</td>
<td>0.7</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>$t_{WAKEUP, HOLD}$</td>
<td>WAKEUP hold time (high-pulse width)</td>
<td>100 $\mu$s</td>
<td></td>
<td></td>
<td>$\mu$s</td>
</tr>
<tr>
<td>$t_{WAKEUP, OLV}$</td>
<td>Delay between WAKEUP pin assertion and WAKE TONE transmission</td>
<td>Typical application circuit with typical components as outlined in the Application and Implementation section.</td>
<td>1.2 ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Pulse driven 0-1-0</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{WAKEUP, DELAY, DC}$</td>
<td>Delay(2) between start of WAKE TONE received and WAKE TONE transmission</td>
<td>1.2 ms</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>After POR exit condition $[VDD18_{DC} &gt; 1.7 \text{ V}])$ is met.</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{WAKEUP, TO, DCOMM}$</td>
<td>Required delay from WAKE TONE transmission to ready for differential communications (3)</td>
<td>1.1 ms</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$t_{WAKEUP, TO, UART}$</td>
<td>Required delay from WAKE TONE transmission to ready for UART communications (3)</td>
<td>200 $\mu$s</td>
<td></td>
<td></td>
<td>$\mu$s</td>
</tr>
</tbody>
</table>

(1) Pulses shorter than 100 $\mu$s may wake the device, but must maintain 100 $\mu$s to assure start up.
(2) Environmental noise may affect tone detection.
(3) Specified by design, not tested in production.

### 6.20 EEPROM

er over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>EE$PGM$(1)</td>
<td>EEPROM total program time(2)</td>
<td>No writes to the device are allowed during the programming cycle</td>
<td>210 ms</td>
<td>500 ms</td>
<td></td>
</tr>
<tr>
<td>EE$CYCLES$</td>
<td>Erase / Program cycles(2)</td>
<td>5 cycles</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EE$RETN$</td>
<td>Data retention(2)(3)</td>
<td>10 years</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Program EEPROM temperature ($T_A$) between 0°C and 30°C.
(2) Specified by design, not tested in production.
(3) Erase / Program cycles not to exceed EE$CYCLES$.

### 6.21 Secondary Protector – Window Comparators

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$OV_{RANGE}$</td>
<td>Over-voltage comparator register set-point limits(3)</td>
<td>2</td>
<td>5.175 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$UV_{RANGE}$</td>
<td>Under-voltage comparator register set-point limits(3)</td>
<td>0.7</td>
<td>3.875 V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$OV_{STEP}$</td>
<td>Threshold step resolution</td>
<td>25 mV</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$ERR_{CMP, UV}$</td>
<td>Total UV threshold error (includes $ERRV_{CMP, REF, 45}$)</td>
<td>$V_{IN} = 0.7 \text{ to } 3.875 \text{ V}$</td>
<td>50 mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$ERR_{CMP, UV, EXT}$</td>
<td>UV threshold error when range-extend bit is set</td>
<td>COMP$UV_{TST, SHF, UV} = 1$</td>
<td>$-100$ mV</td>
<td>100 mV</td>
<td></td>
</tr>
<tr>
<td>$ERR_{CMP, OV}$</td>
<td>Total OV threshold error (includes $ERRV_{CMP, REF, 45}$)</td>
<td>$V_{IN} = 2 \text{ to } 5.175 \text{ V}$</td>
<td>50 mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>$ERR_{CMP, OV, EXT}$</td>
<td>OV threshold error when range-extend bit is set</td>
<td>COMP$UV_{TST, SHF, UV} = 1$</td>
<td>$-60$ mV</td>
<td>60 mV</td>
<td></td>
</tr>
<tr>
<td>$V_{CMP, HYST}$</td>
<td>Threshold hysteresis</td>
<td>Hysteresis enabled; DEVCONFIG$[COMP, HYST, EN] = 1$</td>
<td>50 mV</td>
<td>85 mV</td>
<td>130 mV</td>
</tr>
</tbody>
</table>

(1) Normal range specification. Ranges can be extended by using the COMP$UV_{TST, SHF, UV}$ and COMP$OV_{TST, SHF, UV}$ bits. See register bit description in Table 7 for additional details.
Secondary Protector – Window Comparators (continued)

over operating free-air temperature range (unless otherwise noted)

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>t_Comp_UV</td>
<td>Overdrive = 100 mV</td>
<td>20</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t_Comp_OV</td>
<td>Overdrive = 100 mV</td>
<td>20</td>
<td></td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>V_{Comp_REF,45}</td>
<td>Measured by ADC as HREF · HREF_GND</td>
<td>4.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>ERR_{V_{Comp_REF,45}}</td>
<td>0°C ≤ T_A ≤ 65°C, measured by ADC</td>
<td>–22</td>
<td>–7</td>
<td>9.5</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td>–40°C ≤ T_A ≤ 85°C, measured by ADC</td>
<td>–27</td>
<td>–7</td>
<td>15</td>
<td>mV</td>
</tr>
</tbody>
</table>

### 6.22 Power-On-Reset (POR) and FAULT Flag Thresholds

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>VP_{FLT, TRIP}</td>
<td>VP_FAULT voltage threshold, analog die</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Falling VP</td>
<td>4.3</td>
<td>4.5</td>
<td>4.7</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Rising VP</td>
<td>4.3</td>
<td>4.5</td>
<td>4.7</td>
<td>V</td>
</tr>
<tr>
<td>VM_{FLT, TRIP}</td>
<td>VM_FAULT voltage threshold, analog die</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Falling VM (more negative)</td>
<td>–4.2</td>
<td>–4</td>
<td>–3.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Rising VM (more positive)</td>
<td>–3.9</td>
<td>–3.8</td>
<td>–3.7</td>
<td>V</td>
</tr>
<tr>
<td>DDIEPOR</td>
<td>VP/VDIG POR voltage threshold, digital die</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Falling voltage, VP connected to VDIG</td>
<td>3.9</td>
<td>4.15</td>
<td>4.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Rising voltage, VP connected to VDIG</td>
<td>4.1</td>
<td>4.5</td>
<td>4.7</td>
<td>V</td>
</tr>
<tr>
<td>VSVAO_SD</td>
<td>VSVAO SHUTDOWN voltage threshold, digital die</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Falling VSVAO</td>
<td>1.8</td>
<td>2.3</td>
<td>2.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Rising VSVAO</td>
<td>2.5</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>VIOPOR</td>
<td>VIO POR voltage threshold, digital die</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Falling VIO</td>
<td>2.1</td>
<td>2.3</td>
<td>2.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Rising VIO</td>
<td>2.3</td>
<td>2.5</td>
<td>2.7</td>
<td>V</td>
</tr>
<tr>
<td>VIOSD, DLV</td>
<td>VIO delay before SHUTDOWN</td>
<td>35</td>
<td>57</td>
<td>100</td>
<td>ms</td>
</tr>
</tbody>
</table>

### 6.23 Miscellaneous

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>TEST CONDITIONS</th>
<th>MIN</th>
<th>TYP</th>
<th>MAX</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>f_OSC</td>
<td>Main oscillator frequency (±1.5%)</td>
<td>47.28</td>
<td>48</td>
<td>48.72</td>
<td>MHz</td>
</tr>
<tr>
<td>f_HBEAT</td>
<td>Fault tone (heartbeat) frequency at pins FAULTLtz</td>
<td>No fault condition present, heartbeat enabled</td>
<td>10</td>
<td>kHz</td>
<td></td>
</tr>
<tr>
<td>HB_PULSE</td>
<td>Fault heartbeat pulse width at pins FAULTLtz</td>
<td>No fault condition present, heartbeat enabled</td>
<td>125</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>t_CKSUM_USER</td>
<td>Time to complete User-space checksum test(1)</td>
<td>5</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_CKSUM_TI</td>
<td>Time to complete TI-space checksum test(1)</td>
<td>5</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_CKSUM_PER</td>
<td>Period for automatic checksum updates(1)</td>
<td>2</td>
<td>µs</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_ADCFullTest</td>
<td>Time to complete full ADC test(1)</td>
<td>450</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t_ADCTest</td>
<td>Time to complete abbreviated ADC test(1)</td>
<td>15</td>
<td>ms</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{HREF, GND_FAULT}</td>
<td>Voltage threshold for 4.5-V reference ground fault(1)</td>
<td>0.96</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{HREF_FAULT_OV}</td>
<td>Overtorque threshold for 4.5-V reference fault(1)</td>
<td>4.75</td>
<td>V</td>
<td></td>
<td></td>
</tr>
<tr>
<td>V_{HREF_FAULT_UV}</td>
<td>Undervoltage threshold for 4.5-V reference fault(1)</td>
<td>4.25</td>
<td>V</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(1) Specified by design, not tested in production.
6.24 Typical Characteristics
The following conditions apply: Typical Operating Circuit, VTOP = 60 V, 16 cells, T_A = 25°C (unless otherwise noted)

Figure 1. Cell Voltage Measurement Error Versus Ambient Temperature

Figure 2. Cell Voltage Measurement Error Versus Cell Voltage

Figure 3. AUX Measurement Error Versus Ambient Temperature

Figure 4. AUX Measurement Error Versus AUX Voltage

Figure 5. Overvoltage Comparator Error Versus Ambient Temperature

Figure 6. Undervoltage Comparator Error Versus Ambient Temperature
Typical Characteristics (continued)

The following conditions apply: Typical Operating Circuit, VTOP = 60 V, 16 cells, TA = 25°C (unless otherwise noted)

Figure 7. DIE Temperature Measurement Error Versus Ambient Temperature

Figure 8. Stack Measurement Error Versus Ambient Temperature

Figure 9. Stack Measurement Error Versus Stack Voltage

Figure 10. SLEEP Current Versus Ambient Temperature

Figure 11. ACTIVE Current Versus Ambient Temperature

Figure 12. ADC VREF Long Term Drift at 105°C
7 Detailed Description

7.1 Overview

The bq76PL455A-Q1 is an integrated 16-cell monitor, protector, and cell balancer designed for high-reliability automotive applications with many built-in self-diagnostic features.

Up to 16 bq76PL455A-Q1 devices can be connected in series using the high-speed differential communications interface, which has been evaluated for compliance with Bulk Current Injection (BCI) standards. This capacitor-isolated communications link provides effective common-mode noise rejection. The bq76PL455A-Q1 communicates with the host through a high-speed UART interface. The bq76PL455A-Q1 provides up to six general-purpose, programmable, digital I/O ports, as well as eight AUX ADC inputs, typically used to monitor externally supplied temperature sensors. Configuration of the digital I/O ports can be set to generate faults based on conditions set in register GP_FLT_IN. Further configuration of these faults can be for an indication of a fault on the FAULT_N output pin.

Designed for high-reliability automotive applications, the bq76PL455A-Q1 includes many functional blocks and self-diagnostic test features covering defined single-fault conditions in analog and digital blocks. The host microcontroller receives fault notifications through a separate communications path. The device contains user-selectable self-test features to diagnose functional blocks within the device, such as automatic shutdown in the event of overtemperature, calibration integrity, and so forth. The Safety Manual for bq76PL455A-Q1 (SLUUB67) is available upon request for reference to aid the user in the evaluation of the built-in test features of the bq76PL455A-Q1.

A provided built-in secondary protection block, with two dedicated programmable comparators per cell input, separately senses and reports overvoltage and undervoltage conditions. The comparators utilize a second separate testable internal band gap reference.

The bq76PL455A-Q1 provides pins for direct drive of external N-FETs for passive cell balancing with power resistors. The balancing function configuration responds to on or off commands or specified to run for a specific time.

The device is powered from the stack of cells to which it is connected and all required voltages are generated internally.
7.3 Feature Description

7.3.1 Block Descriptions

7.3.1.1 Power
The bq76PL455A-Q1 operates from internally generated regulated voltages. The group of cells monitoring the device is the source for the internal regulators. Power comes from the most-positive and most-negative pins of the series-connected cells to minimize the likelihood of cell unbalancing. In most applications, the bq76PL455A-Q1 operates using its internal supplies.
Feature Description (continued)

Figure 13. Power Flow Diagram
Feature Description (continued)

![Diagram of Digital Die Power Domains]

Figure 14. Digital Die Power Domains

Copyright © 2016, Texas Instruments Incorporated
Feature Description (continued)

7.3.1.1 TOP Pin Connection

The bq76PL455A-Q1 has a connection from the top of the cell-module battery stack to the TOP pin, typically through an external-series resistor and capacitor to GND forming a low-pass filter. The low-pass filter design typically has a similar time constant to the VSENSE input pins. The minimum recommended values are 100 Ω and 0.1 µF. See the Application and Implementation section for details.

7.3.1.2 V10VAO

V10VAO is an internal-only, always on, pre-regulator supplied from the TOP pin. It supplies the power to the V5VAO block, Analog Die TSD block, and VP control and regulator circuits. It is not externally accessible.

7.3.1.3 V5VAO

V5VAO is the always-on power supply that ensures power is supplied to the differential communications circuits (COMML+/-) and the WAKEUP input at all times. This ensures that the IC always detects the WAKEUP signal and the differential communications receive the WAKE tone. The V5VAO is supplied by a combination of an internal regulator and the VDIG supply. If VDIG falls below the normal operating voltage (during startup), the internal regulator supplies V5VAO. Once VDIG reaches regulation, V5VAO is supplied directly from VDIG.
Feature Description (continued)

NOTE

V5VAO can only supply enough power to meet internal IC requirements; it should not connect to external circuitry.

7.3.1.1.4 VP Regulated Output

The bq76PL455A-Q1 power comes directly from the cells to which it is connected. Current draw is from the top and bottom of the n-cell battery assembly, so that current through each cell is the same. An integrated linear regulator utilizes an external NPN transistor (Zetex ZXTN4004K or similar) to generate a nominal 5.3-V rail on pin VP. VP is both a power input and the sense node for this supply. The NPNB pin controls the external NPN transistor of the regulator. A capacitor or resistor-capacitor combination must connect externally from VP to GND, see Pin Configuration and Functions for details. VP must connect externally to VDIG and can optionally connect to VIO. Both of these connections are through series 1-Ω resistors and separately decoupled. This regulator is OFF in SHUTDOWN mode.

Table 1. Recommended NPN Transistor Characteristics

<table>
<thead>
<tr>
<th>PARAMETER</th>
<th>DESCRIPTION</th>
<th>TEST CONDITION</th>
<th>TYPICAL VALUE</th>
<th>UNIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>BVCEO</td>
<td>Collector-Emitter voltage$^{(1)}$</td>
<td>at 5 mA</td>
<td>100</td>
<td>V</td>
</tr>
<tr>
<td>Beta β</td>
<td>Gain</td>
<td></td>
<td>&gt; 100</td>
<td></td>
</tr>
<tr>
<td>CCB</td>
<td>Collector-Base capacitance</td>
<td></td>
<td>≤ 35</td>
<td>pF</td>
</tr>
<tr>
<td>P</td>
<td>Power handling$^{(2)}$</td>
<td>See the following text for collector resistor details.</td>
<td>500</td>
<td>mW</td>
</tr>
<tr>
<td>Ic</td>
<td>Collector current rating</td>
<td></td>
<td>&gt; 100</td>
<td>mA</td>
</tr>
</tbody>
</table>

(1) Choose this value with respect to the locally supplied maximum-cell voltage and derate appropriately for operating conditions and temperature.

(2) Derate this value appropriately for operating conditions and temperature.

Add a collector resistor between the NPN collector and the TOP pin to reduce power dissipation in the NPN under normal and system fault conditions. The value of this resistor is chosen based on the minimum battery-stack voltage, the bq76PL455A-Q1 VP/VDIG total load current, and the load current of any external I/O circuitry powered directly or indirectly by VP/VDIG. Also, the recommendation is to add a 1-µF decoupling capacitor directly from the collector to AGND.

7.3.1.1.5 VDIG Power Input

VDIG is the digital voltage supply input. Always connect it to the VP pin, which normally receives power from the NPN. Optionally, an external supply may drive VDIG, but still must be connected to VP. This applies in all operating modes. The VDIG source is from VP through a 1-Ω resistor. Decouple VDIG with a separate capacitor at the pin.

7.3.1.1.6 VDD18 Regulator

A provided internal regulator generates a 1.8-V digital supply for internal device use only. The 1.8-V supply does not require an external capacitor, and there is no pin or external connection. Faults on VDD18 that cause the voltage to drop below its regulation may cause UART communication errors. If the fault is caused by LDO_TEST, reset or shutdown/wake up the device to regain functionality.

7.3.1.1.7 VIO Power Input

VIO is the voltage supply input used to power the digital I/O pins TX, RX, FAULT_N, and GPIOn. VIO may connect to an externally regulated-supply rail, which is common to an I/O device such as a microcontroller. Alternately, the source for VIO may be from VP through a 1-Ω resistor. Decouple VIO with a separate capacitor at the pin.

If VIO does not have power, the part holds in reset and enters shutdown after a short delay. This gives a very good reset mechanism for non-stacked systems. Upon power up from a SHUTDOWN, the SHDN_STS[GTDSD_PD_STAT] bit will be set. This flag bit is the logical <OR> of this condition or triggering the thermal shutdown of the digital die in a die overtemperature situation.
7.3.1.1.8 VM Charge Pump

The included internal-charge pump is for biasing the Analog Front End (AFE) and other analog circuits. It requires an external flying capacitor connected between the CHP and CHM pins plus a storage capacitor on pin VM to generate a rail of –5 V for internal use. The charge pump (VM) is always on in IDLE and off in SHUTDOWN. VM requires the oscillator to be running and stable and does not start until the other supplies are above their POR thresholds. The VM charge pump will start ramping at the start of the WAKEUP tone on COMH.

7.3.2 Analog Front End (AFE)/Level Shifter

The bq76PL455A-Q1 AFE allows monitoring of up to 16 cells. Provided for this purpose are seventeen VSENSE inputs, labeled VSENSE0 through VSENSE16. The programming for bq76PL455A-Q1 can be set to sample all, or a subset, of the connected cells. Sampling always begins at the highest-selected cell and finishes with the lowest-selected cell. During measurement, the AFE selects the cell addressed by the logic block and level-shift the sensed cell voltage with a gain of 1 down to the ground-referred OUT1 pin. The output of the AFE (OUT1) has a See section " for component selection.

The analog output of the AFE connects to OUT1 through an internal 1.2-kΩ series resistor. Connect OUT1 externally to OUT2. At this external connection between the AFE and the ADC, the requirement is to place an external filter capacitor to form an RC filter to reduce noise bandwidth. A filter capacitor will increase the settling time of the signal presented to the ADC input. A trade-off can be made between ADC sample time, filtering, and accuracy. The AFE output must settle to within < 1/4 of the ADC LSB for best measurement accuracy.

7.3.3 ADC

The ADC in the bq76PL455A-Q1 is a 14-bit Successive Approximation Register (SAR) ADC. It has a fixed conversion (hold) time of 3.44 µs, with a user-selectable sample interval or period between conversions. The user-selectable sample interval determines the acquisition (tracking) settling time between conversions, used mostly to allow the input capacitor on OUT1 to settle between conversions, and to allow for internal settling.

The ADC input mux on the digital die allows it to connect to the following:

- The AFE (analog die) mux output on OUT1 which measures:
  - Up to 16 cell voltage channels
  - The V_MODULE voltage
  - The internal temperature of the analog die
  - The REF2 analog die reference
  - The VM (−5V) charge pump generated voltage supply on the analog die
- Measurement channels on the digital die:
  - The 8 AUX input channels
  - The VDD18 1.8-V voltage supply on the digital die
  - The internal temperature of the digital die

The ADC can be set up to take single samples or multiple samples in one of two averaging modes. This selection is made using OVERSMPL[CMD_OVS_CYCLE].

7.3.3.1 Channel Selection Registers

Program channels for measurement by setting bits in the CHANNELS and NCHAN registers. Each channel can be set up for measurement individually. User programmable correction factors are available for cell and AUX channels. Conversion times are individually user programmable for different types of inputs (that is, cells, AUX, and internal measurements).

The NCHAN register sets the number of VSENSE channels (cell inputs) for use by the device. Unused channels are dropped consecutively starting from channel 16. Set this register for the number of cells used, that is, for 14 cells, program 0x0E. This register also sets mask cell overvoltage and undervoltage faults for unused channels, and turns off the UV and OV comparators associated with the channel. The idle channel (the channel the mux rests on between sample intervals) is set to the value in this register. This allows the OUT1 pin to hold the filter capacitor at the voltage, which will be sampled first on the next cycle.
7.3.3.2 Averaging

The oversampling for the ADC average measurements is programmable to 2, 4, 8, 16, or 32 times. Individual samples are arithmetically averaged by the bq76PL455A-Q1, which then outputs a single 16-bit (14 bits + 2 additional bits created by the averaging process) average measurement. The individual samples used to create the average value are not available.

As shown in Figure 16, the ADC averages any selected cell voltages first, then any selected AUX input channels, and then any remaining channels selected in the CHANNELS register in the order listed. Depending on the state of the CMD_OVS_CYCLE bit in the OVERSMPPL register, oversampling of the Voltage and AUX channels follows one of the following procedures:

- Sampling each channel once and cycling through all channels before oversampling again in the case of CMD_OVS_CYCLE = 1 (cycled averaging) OR
- Sampling multiple times on a single channel before changing channel in the case of CMD_OVS_CYCLE = 0 (non-cycled averaging).

Figure 16 shows these on the left and right, respectively.

When oversampling, Table 2 shows the oversample periods for each channel after the first sample. The first sample can have a different period programmed (see Table 2), followed by all subsequent samples at different period shown in Table 3. The first sample and subsequent sample periods are separate of each other.
The ADC_PERIOD_VOL bits set the period between ADC samples for the indicated channels whether oversampling or not. When CMD_OVS_CYCLE = 1, the oversampling period of the Cell and AUX channels remains fixed at the single sample period of CELL_SPER[ADC_PERIOD_VOL] and AUX_SPER[ADC_PERIOD_AUX], respectively. Otherwise, if CMD_OVS_CYCLE = 0, then the oversample period for the Cell channels is set by bits CMD_OVS_HPER and for the AUX channels is CMD_OVS_GPER.

CMD_OVS_HPER must be programmed to 12.6 µs and CMD_OVS_GPER can be programmed between 4.13 µs and 12.6 µs in the OVERSMPL register.

After the initial sample period performed per a single sample, oversampling on all other channels are at the CMD_OVS_GPER and CMD_OVS_HPER period settings as indicated in Table 2.

Writing to the CMD register is used to start the voltage sampling process. This is usually done with a BROADCAST Write_With_Response_Command sent to the CMD register. Using the BROADCAST version of the synchronously sample channels command will result in all devices in the stack sampling at the same time. That is, all devices begin sampling their respective cells, then AUX, and so on, simultaneously.

7.3.3.3 Recommended Sample Periods

Refer to Table 3 for initial recommended settings. Other settings are possible; see the Application and Implementation section for additional information.

### Table 2. Channel Sample Period Settings

<table>
<thead>
<tr>
<th>CHANNEL</th>
<th>FIRST SAMPLE</th>
<th>OTHER SAMPLES (AVERAGING)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>FIRST SAMPLE</td>
<td>CMD_OVS_CYCLE=0</td>
</tr>
<tr>
<td></td>
<td>CMD_OVS_HPER</td>
<td>CMD_OVS_GPER</td>
</tr>
<tr>
<td>VSENSEn (n=1..16)</td>
<td>ADC_PERIOD_VOL</td>
<td>CMD_OVS_HPER</td>
</tr>
<tr>
<td>AUXn (n=0..7)</td>
<td>ADC_PERIOD_AUXn</td>
<td>CMD_OVS_GPER</td>
</tr>
<tr>
<td>DIGITAL DIE TEMP(1)</td>
<td>Approximately 50 µs</td>
<td>n/a</td>
</tr>
<tr>
<td>ANALOG DIE TEMP</td>
<td>ADC_PERIOD_TEMP</td>
<td>CMD_OVS_HPER</td>
</tr>
<tr>
<td>VDD18</td>
<td>Approximately 30 µs</td>
<td>CMD_OVS_GPER</td>
</tr>
<tr>
<td>ANALOG DIE VREF</td>
<td>ADC_PERIOD_REF</td>
<td>CMD_OVS_HPER</td>
</tr>
<tr>
<td>MODULE MONITOR(2)</td>
<td>ADC_PERIOD_MON</td>
<td>CMD_OVS_HPER</td>
</tr>
<tr>
<td>VM</td>
<td>ADC_PERIOD_VM</td>
<td>CMD_OVS_HPER</td>
</tr>
</tbody>
</table>

(1) Oversampling (averaging) is not available for this measurement.
(2) TSTCONFIG[MODULE_MON_EN] determines whether 2 conversions or 1 conversion takes place.

### Table 3. ADC Recommended Sample Periods and Setup

<table>
<thead>
<tr>
<th>MEASURED PARAMETER</th>
<th>PERIOD</th>
<th>PERIOD REGISTER</th>
<th>AS SHIPPED</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>1ST SAMPLE</td>
<td>SAMPLES 2–8</td>
<td>NAME</td>
</tr>
<tr>
<td>VCELL</td>
<td>60 µs</td>
<td>12.6 µs</td>
<td>CELL_SPER</td>
</tr>
<tr>
<td>VAUX</td>
<td>12.6 µs</td>
<td>12.6 µs</td>
<td>AUX_SPER</td>
</tr>
<tr>
<td>VMODULE</td>
<td>1000 µs</td>
<td>12.6 µs</td>
<td>TEST_SPER</td>
</tr>
<tr>
<td>Die Temp (ANL)</td>
<td>100 µs</td>
<td>12.6 µs</td>
<td>CELL_SPER</td>
</tr>
<tr>
<td>Die Temp (DIG)</td>
<td>50 µs (3)</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>VM</td>
<td>30 µs</td>
<td>12.6 µs</td>
<td>TEST_SPER</td>
</tr>
<tr>
<td>VDD18</td>
<td>30 µs</td>
<td>12.6 µs</td>
<td>N/A</td>
</tr>
<tr>
<td>REF2</td>
<td>30 µs</td>
<td>12.6 µs</td>
<td>TEST_SPER</td>
</tr>
</tbody>
</table>

(1) Sampling periods and averaging mode will affect device accuracy. Device accuracy and register settings (including the sampling period) used to achieve stated device accuracy are specified under "Electrical Characteristics, ADC" in Analog-to-Digital Converter (ADC): Analog Front End. Other settings are possible. Device accuracy is not assured at settings other than those specified in the Electrical Characteristics tables.
(2) Other register settings used: OVERSMPPL = 0x7B; PWRCONFIG = 0x80
(3) This is not a programmable parameter. No averaging is performed, but there is an inherent delay in the design for the ADC measurement of the die temperature.
### 7.3.3.4 VSENSE Input Channels

The VSENSE input channels measure the voltages of individual cells in the range of 1 V-to-4.95 V. Each input should connect to an external low-pass filter (LPF) to reduce noise at the input, and a Zener diode to provide protection to the device during random hot-plug cell connection. Typical values for the LPF range from 100 Ω to 1 kΩ, and 0.1 µF to 1 µF. Values outside this range may degrade accuracy due to system-level noise or from excessive IR loss in the series resistor.

Tie up unused inputs to the highest-connected cell. For example, in a 14-cell system, tied to VSENSE14 are unused inputs VSENSE15 and VSENSE16. Channels are used from lowest to highest, with VSENSE0 connected to the (–) terminal of the bottom cell.

The values returned from an ADC conversion for these channels convert to volts by:

\[
V_{\text{CELL}} = \frac{[(2 \times \text{VREF}) / 65535] \times \text{READ_ADC_VALUE}}{}
\]  

A number of factors affect total channel measurement accuracy, including, but not limited to, variations due to IR reflow, board-level stresses, any current leakage in external components, and the method of sampling. It is highly recommended that the end user perform GAIN and OFFSET calibration as described in the Application and Implementation section.

### 7.3.3.5 AUXn Input Channels

The AUXn input channels are used to measure external analog voltages from approximately 0 V to 5 V. A typical use for these channels is to measure temperature using thermistors. These channels require a simple external low-pass filter to reduce high frequency noise for best operation. The RC values correspond to the user’s application requirements.

The values returned from an ADC conversion for these channels convert to volts by:

\[
V_{\text{AUX}} = \frac{[(2 \times \text{VREF}) / 65535] \times \text{READ_ADC_VALUE}}{}
\]  

### 7.3.3.6 V\text{MODULE} Measurement Result Conversion to Voltage

\(V_{\text{MODULE}}\) is the voltage measured from the TOP pin to GND. The value scales by 25 with an internal resistor voltage divider. Setting \(\text{TSTCONFIG[MODULE_MON_EN]}\) enables measuring of \(V_{\text{MODULE}}\) voltage. Enable or disable the measurement to aid with self-testing. When set to 0, the channel should measure close to 0 V.

The values returned from an ADC conversion for this channel converts to volts by:

\[
V_{\text{MODULE}} = \frac{[(2 \times \text{VREF}) / 65535] \times \text{READ_ADC_VALUE}}{25}
\]

### 7.3.3.7 Digital Die Temperature Measurement

The temperature of the digital die may be measured as a part of the normal ADC measurement sequence by setting bit \(\text{CHANNELS[CMD_TSEL]}\). The reported result is the voltage from the temperature sensor, not the actual temperature.

No averaging is ever performed on this channel, but the timing will appear as if the requested oversampling was performed.

\(\text{FAULT_SYS[INT_TEMP_FAULT]}\) is continuously updated based on the currently stored measurement result and threshold. To allow clearing of the fault, sample the temperature within a normal operating range.

Conversion formula:

\[
\text{Internal Digital Die Temperature °C} = \left( V_{\text{ADC}} - 2.287 \right) \times 131.944
\]

### 7.3.3.7.1 Automatic Temperature Sampling

After initialization is complete, an internal timer will cause the digital-die temperature sensor sampling to be scheduled once per second. No oversampling is performed. If a command or an auto-monitor cycle occurs that samples the digital die temperature sensor, the timer resets. A command will interrupt an automatic temperature sample, but if the command does not sample the digital die temperature, the automatic temperature sample will occur as soon as the command completes. This can cause sample values to appear to change without a sample request.
7.3.3.8 Analog Die Temperature Measurement

The temperature measurement of the analog die is programmable as part of the normal ADC measurement sequence by setting bit CHANNELS[CMD_HTSEL]. The reported result is the voltage from the temperature sensor, not the actual temperature.

There is no internal threshold checking for this value. For self-testing purposes, the expectation is that the microcontroller compares this value with the converted temperature from the digital die and decides if they are reporting the same temperature. The analog die temperature measurement is more accurate than the digital-die temperature measurement. Therefore, the digital die temperature measurement should be considered only a rough estimation of the temperature measured by the analog die temperature monitor. The host firmware must account for any offset between the two measurements.

Conversion formula:

Internal Analog Die Temperature °C = (V_{ADC} – 1.8078) × 147.514

where

V_{ADC} = [(2 × VREF) / 65535] × READ_ADC_VALUE

7.3.3.9 VM Measurement Result Conversion to Voltage

There is no internal threshold checking of this value. The expectation is that the microcontroller checks that the value is within the appropriate range.

The value returned from an ADC conversion for this channel converts to volts by:

V_{VM} = –2 × [(2 × VREF) / 65535] × READ_ADC_VALUE

7.3.3.10 V5VAO, VDIG, VDD18 Measurement Result Conversion to Voltage

The value returned from an ADC conversion for these channels converts to volts by:

V_{ADC} = [(2 × VREF) / 65535] × READ_ADC_VALUE

There is no internal threshold checking of these values. The expectation is that the microcontroller checks that the values are within the appropriate ranges.

7.3.3.11 Auto-Monitor

Auto-monitor periodically samples a user-defined set of channels in the AM_CHAN register. The conversion results do not automatically transmit on the communications channel, but are available to be read by the microcontroller. Auto-monitor senses non-masked fault conditions automatically without sending convert commands. When Auto-monitor is running, the part is fully powered and awake in the IDLE state. Auto-monitor does not affect operation of the secondary protection comparators.

Fault detection is fully functional and operates in the same manner as when Auto-monitor mode is not enabled.

NOTE

Always disable the Auto-monitor function before initiating any new action such as requesting ADC samples, running checksum test, and so forth.

When enabled, Auto-monitor sets the STATUS[AUTO_MON_RUN] bit during the ADC conversion only.

Start the Auto-monitor function by setting AM_PER[AUTO_MON_PER] to a non-zero value. Setting the STATUS[AUTO_MON_Run] bit also restarts the Auto-monitor function when AM_PER[AUTO_MON_PER] is non-zero. This can synchronize the Auto-monitor function measurement cycles to system operations and/or between ICs in the stack.
7.3.4 Thermal Shutdown

Thermal shutdown occurs when either one or both of the Thermal Shutdown (TSD) sensors on either die sense an overtemperature condition. The sensors operate separately without interaction and are separate from the analog and digital die sensors. Each has a separate register-status indicator flag. When a TSD fault occurs, the part immediately enters the SHUTDOWN state. To awake the part, follow the normal WAKEUP procedure. The bq76PL455A-Q1 does not exit SHUTDOWN automatically. It cannot be awakened until the temperature falls below the TSD threshold. Upon waking up, either SHDN_STS[GTSD_PD_STAT] or (SHDN_STS[ANALOG_PD_STAT] && SHDN_STS[HTSD_PD_STAT]) bits will be set.

7.3.5 Voltage Reference (ADC)

The VREF pin receives a precise internal voltage reference for the ADC. Two parallel X7R or better filter capacitors between pins VREF and AGND are required for the reference; see Application and Implementation for recommended values and PCB layout considerations.

7.3.6 Voltage Reference (REF2)

The window comparators have a 4.5-V internal voltage reference provided. It does not go out to an external pin. To check the reference, select it with the CHANNELS[CMD_REFSEL] bit.

7.3.7 Passive Balancing

Sixteen internal drivers control individual cell balancing through the pins labeled EQ1...EQ16. When the device issues a balance command through register CBENBL, the bq76PL455A-Q1 asserts the EQ(N) output, switches to the VSENSE(N) rail and turns on QBAL. With a de-asserted register bit, the EQn bit switches to the VSENSEn–1 rail, turns off QBAL, and reduces the balancing current to zero. The squeeze (OWD) function must be disabled for correct balancing operation by setting TSTCONFIG[EQ_SQUEEZE_EN] = 0.

If CBCONFIG[BAL_CONTINUE] is set to '0', then when there is a FAULT the bq76PL455A-Q1 disables balancing. The CBENBL register bits clear to indicate this event. However, there is one exception. The USER checksum fault indicated by FALUT_DEV[USER_CKSUM_FLT] does not disable balancing. The following describes the scenarios:

• BAL_CONTINUE = 0: CBENBL is set to 0 and balancing is disabled until the fault and fault status bits are cleared. Information about what was being balanced is discarded. No change is made to the BAL_TIME bits in CBCONFIG. The CBENBL register must then be rewritten with the desired balancing action.

• BAL_CONTINUE = 1: There is no effect on CBENBL and CBCONFIG and any balancing in progress continues.

Changing the CBENBL register will create a checksum fault and cause FAULT_DEV[USER_CKSUM_ERR] to be set. This may be a result of setting bits to enable balancing for cells, or the register being reset, because of a fault or CBTIME expiring.

The internal balancing control circuitry only powers up when any bit in CBENBL is set. See Passive Cell Balancing Circuit section for details on selecting the external passive balancing components.

7.3.8 General Purpose Input-Outputs (GPIO)

There are six GPIO pins available in the bq76PL455A-Q1. Registers GPIO_xxx, located at addresses 0x78–7D, control GPIO behavior. Each can be programmed to be an input or output pin.

Each GPIO pin can have an internal pull-up or pull-down resistor enabled to keep the pin in a known state when power is not on for external circuitry. Configuration for pull-up or pull-down resistors is in the GPIO_PU and GPIO_PD registers. The pull-up/down resistors have internal connections to supply VIO. The resistor values are in the Digital Input/Output: Wakeup section of the Electrical Characteristics tables.

The GPIOs can also trigger a FAULT condition. Programmed GPIOs trigger a FAULT indication by setting bits in register GPIO_FLT_IN.

The FAULT_GPIO register and the DEVCONFIG[UNLATCHED_FAULT] bit controls the behavior of the device in response to a FAULT triggered by an enabled GPIO pin. The usual pin configuration is to be an input in the GPIO_DIR register when used to trigger faults.
7.3.9 UART Interface to Host Microcontroller

The UART follows the standard serial protocol of 8-N-1, where it sends information as a START bit, followed by eight data bits, and then followed by one STOP bit. In all, 10 bits comprise a character time. Received data bits are oversampled by 16 times to improve communication reliability.

The UART sends data on the TX pin and receives data on the RX pin. When the transmitter is idling (not sending data), TX = 1. The RX input pin idles in the same state, RX = 1. Hold the RX line high using a pull-up to VIO, if not used (that is, non-base device in the daisy chain). Do not allow the RX pin to float when VIO is present.

7.3.9.1 UART Transmitter

The transmitter can be configured to wait a specified amount of time after the last bit reception and start of transmission using the TX_HOLDOFF register. The TX_HOLDOFF register specifies the number of bit periods that the bq76PL455A-Q1 will wait to allow time for the microcontroller to switch the bus direction at the end of its transmission.

7.3.9.2 UART Receiver

The UART interface design works in half-duplex. As a result, while the device is transmitting data on the TX pin, it ignores RX. To avoid collisions when sending data up the daisy-chain interface, the host microcontroller should wait until it receives all bytes of a transmission from the device to the microcontroller before attempting to send data or commands up the daisy-chain interface. If the microcontroller starts a transaction without waiting to receive the preceding transaction's response, the communication might hang up and the microcontroller may need to send Communication Clear (see Communication Clear (Break) Detection) or Communication Reset (see Communication Reset Detection) to restore normal communications.

7.3.9.3 Baud Rate Selection

The baud rate of the communications channel to the microcontroller is set in the COMCONFIG[BAUD] register for 125k-250k-500k-1M baud rates. The default rate after a communications reset is 250k. The default rate after a POR is the rate selected by the value stored in EEPROM for the COMCONFIG[BAUD] register.

When the value in this register changes, the new rate takes effect after the complete reception of a valid packet containing the new setting including the CRC. This should send the next packet at the new baud rate and all packets transmitted by the device will be at the new rate. It is possible to change the baud rate at any time and, optionally, store the new baud rate in the EEPROM as a new POR default. After changing the baud rate, observe a minimum wait period of 10 µs before sending the first packet at the new baud rate.

The value in the COMCONFIG[BAUD] register only affects the baud rate used in microcontroller communications on the TX and RX pins. The daisy-chain vertical communication bus rate is at a higher fixed rate and not user modifiable. All devices in the stack must have the same baud rate setting as the base device to read data from stacked devices.

7.3.9.4 Communication Clear (Break) Detection

Use communications clear to reset the receiver to re-synchronize looking for the start of frame.

The receiver continuously monitors the RX line for a break (<BRK>) condition. A <BRK> is detected when the RX line is held low for at least t_{COMM_BREAKmin} bit periods (approximately 1 character times). Sending for more than t_{COMM_BREAKmax} bit periods may result in recognition of a communication reset instead of the intended communication clear. When detected, a <BRK> will set the STATUS[COMM_CLEAR] flag.

7.3.9.5 Communication Reset Detection

Detection of a communication reset occurs when the RX line is held low for more than approximately t_{COMM_RESETmin}. The primary purpose of sending a communications reset is to recover the device in the event the baud rate is inadvertently changed or unknown. The baud rate resets unconditionally to the FACTORY default value of 250 kb/s, REGARDLESS of the value stored in the EEPROM COMCONFIG register. This sets the baud rate to a known, fixed rate (250k baud), and the STATUS[COMM_RESET] flag.
7.3.9.6 Communication Timeouts

Programming is available for two timeout values based on the absence of a valid packet from either UART or differential stack communications. The times are set in the two-bit fields of the Communications Timeout (CTO) register. A valid packet definition is any packet with a valid CRC.

7.3.9.6.1 Communications Timeout Fault

Register CTO[COMM_TMOUT_PER] sets the period with no valid communications from either communications interface before sensing a COMM_TIMEOUT fault.

Always set CTO[COMM_TMOUT_PER] to be set less than the CTO[COMM_PD_PER] to get a communications timeout fault before SHUTDOWN occurs.

7.3.9.6.2 Communications Timeout Power-Down (SHUTDOWN)

CTO[COMM_PD_PER] forces the part to shut down when this time is exceeded without a valid communication from either the UART or the differential stack communications.

7.3.10 Stacked Daisy-Chain Communications

In the stacked configuration, the main microcontroller first communicates through a bq76PL455A-Q1 device using the UART communications interface, see Figure 17. Communication is then relayed up the chain of connected slave bq76PL455A-Q1 devices using a proprietary differential communications protocol over AC-coupled differential links interconnected by the COMMH+/– and COMML+/– pins.

Each device in the daisy chain buffers the signal drive levels. The signal is not re-clocked or filtered; it passes through the device without change and the entire stack sees all data sequencing regardless of the target device. The packet is not validated before being transmitted to the next device in the daisy chain. The uniquely addressed or group addressed device acts on the command (that is, begins an ADC conversion of the inputs) as soon as it receives and validates the packet for correct address, message contents, and CRC.
7.3.10.1 Differential Communications

The bq76PL455A-Q1 uses two differential communications links, which perform different tasks. The hardware used for the transmitters and receivers are similar. The communications link used for data and commands (the vertical bus or VBUS) on the COMML+/- and COMMH+/- pairs is bidirectional, while the FAULTH+/- pins are receivers only, and the FAULTL+/- are transmitters only.

---

**NOTE**

The UART receiver (RX), COMMH+/- transmitters, and COMML+/- receivers cannot be disabled.
The base device sends and receives data through UART at variable baud rates from 125 kb/s to 1 Mb/s. The VBUS daisy chain operates at a fixed, nominal, data rate of 4 Mb/s using a proprietary asynchronous protocol.

Each byte is sent as 10 bits at 250 ns/bit or 2.5 µs/byte. The bottom device retransmits data from/to the differential serial interface on the single-ended interface connected to the host system at the baud rate selected for the single-ended serial interface. All bq76PL455A-Q1s in the daisy-chain should be set to the same baud rate to align timing between the devices.

The VBUS interface uses a modified version of the UART protocol so it can easily translate to/from the UART protocol. Transmission of a bit requires 250 ns, including both half-bits. It is effectively a 4-MHz signal that is phase-shift keyed, so the resulting transmission will have both 4-MHz and 2-MHz components. See Figure 18 for additional information.

### 7.3.10.2 Protocol Description

The differential VBUS uses an asynchronous byte-transfer protocol with one start bit, eight data bits, and an optional framing bit. The start bit is always a zero. Duplication of the LSB-first data occurs so that the transmission has no DC content. A zero is transmitted as one half-bit period low followed by one half-bit period high. Transmission of a one is as one half-bit period high followed by one half-bit period low. A framing bit of one will cause the byte to be discarded and the byte abort flag (FAULT_COM[ABORT_H or ABORT_L]) to be set.

Since the data transmit on the differential interface as it is being received from the single-ended UART interface, this is used to indicate that an erroneous stop bit was detected.

Each time the bq76PL455A-Q1 detects a byte with a framing bit of zero, it is interpreted as a frame-initialization byte. If the prior frame was not completed, FAULT_COM[FRAM_ERR] is set.

If detection of the start bit occurs, the receiver samples the input on the fourth clock edge to produce the bit. Since a bit is always immediately followed by its complement, the two will be compared and the complement error flag (FAULT_COM[COMP_ERR_H or COMP_ERR_L]) is set if they are not opposites. The first time such an error occurs during a frame, the assumption is that the first sampling of the bit (not the complement) is the correct one. (If this choice is incorrect, it should detect it as a CRC failure.) If such an error occurs more than once during a frame, the fatal-complement error flag (FAULT_COM[COMP_FLT_H or COMP_FLT_L]) is set and the frame ignored. Since the device ignores the remainder of the frame, a FRAM_ERR occurs when the next frame arrives.

While receiving a byte, the receiver will resynchronize on every falling edge. A falling edge is expected at least once every 3 bits. If the expected sampling point of the fourth bit does not detect a falling edge, the edge error flag (FAULT_COM[EDGE_ERR_H or EDGE_ERR_L]) will be set and the receiver will return to idle, discarding the frame.

If the bq76PL455A-Q1 device detects eight consecutive edge errors on the low-side interface (COMM_L+/–) with no valid bytes being received, the block will be reset in the same manner as SOFT_RESET. This allows a wakeup tone from the chip below in the stack to cause the part to reset.

---

**Figure 18.** VBUS Data Example, 0x4E Sent
7.3.11 Register and EEPROM

7.3.11.1 Error Check and Correct (ECC) EEPROM

Register values for selected registers are permanently stored in EEPROM. All registers also exist as volatile storage locations at the same addresses, referred to as shadow registers. The volatile registers are for reading, writing, and device control. For a list of registers included in the EEPROM, see Table 7.

At wakeup, the bq76PL455A-Q1 first loads all shadow registers with default values from Register Summary. Then the bq76PL455A-Q1 loads the registers conditionally with EEPROM contents from the results of the Error Check and Correct (ECC) evaluation of the EEPROM.

The EEPROM is loaded to shadow registers in 64-bit blocks; each block has its own Error Check and Correct (ECC) value stored. The ECC detects a single bit (Single-Error-Correction) or double bit (Double-Error-Detection) changes in EEPROM stored data.

The ECC is calculated for each block, individually. Single-bit errors are corrected, double-bit errors are only detected, not corrected. A block with good ECC is loaded. A block with a single-bit error is corrected, and either FAULT_DEV[USER_ECC_COR] or FAULT_DEV[FACT_ECC_COR] bit is set to flag the corrected error event. The block is loaded to shadow registers after the single-bit error correction. Since the evaluation is on a block-by-block basis, it is possible for multiple blocks to have a single-correctable error per block and still be loaded correctly. Multiple bit errors can exist with full correction, as long as they are limited to a single error per block.

A block with a bad ECC comparison (two bit errors in one block) is not loaded and the FAULT_DEV[USER_ECC_ERR] or FAULT_DEV[FACT_ECC_ERR] bit is set to flag the failed bit-error event. The default value remains in the register. This allows some blocks to be loaded correctly (no fail or single bit corrected value) and some blocks not to load. Any time either of the FAULT_DEV[*_ECC_ERR] is set, and the condition is not cleared by a soft reset, the device has failed and should not be used.

7.3.12 FAULT Sensing and Signaling

A dedicated differential FAULT link allows each bq76PL455A-Q1 in a stack of devices to signal the presence of any monitored and active/latched fault condition to the main microcontroller separately from the UART link. The FAULTH+/– and FAULTL+/– pins implement an AC-coupled differential-signaling scheme similar to communication pins COMML+/– and COMMH+/–, but using only a simple heartbeat signal to indicate normal or fault conditions by the presence or absence of a repetitive pulse, respectively. The low duty-cycle heartbeat stops anytime it senses a fault and the fault condition sets a bit in one of the FAULT_* registers. Masked faults have no effect on the heartbeat generation.
7.3.12.1 Fault Flow Schematics

Figure 19. Digital Faults
These UV and OV window comparator (WINCOMP) faults only clear automatically when UNLATCHED_FAULT is set and NO OTHER analog die based fault exists. This is true even for faults that are masked. Analog die faults include FAULT_SYS[3:0] or any bit in registers FAULT_2UV[] or FAULT_2OV[].

Figure 20. Analog Faults
Figure 21. AUX and GPIO Pin Faults

Figure 22. System Faults
7.3.12.2 FAULT Signaling

The FAULT bus transmits a simple heartbeat pulse at a fixed frequency when enabled and unmasked faults are not present. Masking a fault does not clear a pre-existing fault condition. A device sensing a fault condition stops transmitting the heartbeat to the ICs in the chain below. The ICs sense this condition in the stack below and then assert the FAULT_N pins if configured to sense the lack of tone in COMCONFIG. FAULT_N only asserts if the UART_EN bit in COMCONFIG is set.
The differential signal lines are isolated between ICs by a DC blocking capacitor similar to the differential communications VBUS daisy chain. The capacitor typical rating is at a minimum of two times the stack voltage to provide plenty of standoff margins to handle system faults that expose the device to local hazardous voltages. One capacitor is sufficient for the normal operation of the device. The system designer may elect to use two capacitors, one at each end of the cable or PCB wiring, for an additional safety factor. In this case, use double the capacitor value from the normal requirement, so that the two capacitors in series result in the same value in the signal path.

The heartbeat derivation comes from the device main oscillator and is generated separately out of each device in the stack. The device does not copy or re-transmit the value from the device above it. The FAULT_COM[STK_FAULT_ERR] that indicates a problem with the fault heartbeat is sensed individually by each device in the stack and may be tripped in some devices and not in others under some fault conditions.

The FAULT_N pin signals faults from both internal sources and from ICs above in the stack, if enabled. Internal faults are on FAULT_N depending on the enabled sources in the FO_CTRL register. Faults from stacked devices above it are signaled on the FAULT_N pin when enabled by COMCONFIG[FAULT_HIGH_EN]. The FAULT_N pin always outputs a low signal in reset or shutdown.

7.3.12.3 Fault Sensing

Masking of fault sources may be in registers MASK_COMM, MASK_SYS, and MASK_DEV. Masking a fault will prevent the flag from being set at a future time, but it will not clear an already set fault flag.

Any time an unmasked fault condition is triggered, the device sets a bit in the appropriate FAULT_* register at addresses 0x52–63.

When a device senses an unmasked fault or, with enabled fault communications, when the heartbeat from the device above stops, the FAULT_N pin asserts low to signal the fault to a user circuit or microcontroller. Each device in the stack that sees one of these conditions asserts the FAULT_N pin if the UART_EN bit in COMCONFIG is set. The heartbeat stop and FAULT_N pin assertions occur simultaneously.

Normally, after RESET, POR, or normal wake up, user firmware must clear FAULT_SYS[SYS_RESET] to start the heartbeat. If there is an enabled stack communications interface, the heartbeat will start after clearing SYS_RESET and receiving four cycles of the heartbeat on the north-interface FAULTH pins. This typically requires a little more than approximately 400 µs and results in clearing the STATUS[STACK_FAULT] flag.

Faults propagate down the stack through the FAULTL pins. The lower of two adjacent bq76PL455A-Q1 devices monitors its FAULTH pins for the propagated faults from the device above it in the stack.

When COMCONFIG[FAULT_HIGH_EN] = 1, the logic will monitor the receiver for falling edges. Under-frequency conditions will set the STATUS[STACK_FAULT_DET] and STATUS[STACK_FAULT] flags. Note that this allows every other pulse to be lost without reporting an error.

Over-frequency conditions will set the FAULT_COM[STK_FAULT_ERR] flag. Once proper signaling resumes on the high-side fault pin, it will again be possible to clear this fault.

The fault heartbeat stops and FAULT_N asserts during any of the following conditions:

- The fault heartbeat stops on the high-side fault interface FAULTH pins (if not configured to ignore it)
- Some automatic feature in the device detects a fault; that is, the secondary protector VSENSE comparators, checksum failure, automatic internal temperature sampling, and so forth
- Auto-monitor sampled a value that was out of range and caused a fault
- A command to sample returned a value that was out of range and caused a fault
- An internal self-test fails
NOTE
The STK_FAULT_ERR may not be clearable under some conditions.
1. If a STK_FAULT_ERR is detected and then no more edges appear on the high-side fault pins (as would be the case if the chip above had a fault condition), it may be impossible to clear the STK_FAULT_ERR flag.
2. A masked STK_FAULT_ERR does not clear during initialization. As a result, there is an approximately 4.5-µs window at startup during which, if the high-side fault receiver detects more than four falling edges, STK_FAULT_ERR will be set even though it is masked.

7.3.12.3.1 Fault Output Control
FO_CTRL allows groups of enabled faults to drive the pin when the appropriate bit is set. When the register bit is set, any fault of the indicated type will cause the assertion of the fault outputs (FAULTL, FAULT_N) if they are enabled—that is, FAULT_N will be driven low and the tone on FAULTL pins will be stopped.

The following groups of faults are enabled in this register (see FO_CTRL 0x6E–6F (110–111) Fault Output Control for bit position details):
• Any UV fault (VSENSE inputs)
• Any OV fault (VSENSE inputs)
• Any UV fault (AUX inputs)
• Any OV fault (AUX inputs)
• Any UV fault (window comparators)
• Any OV fault (window comparators)
• Any communications fault (see FAULT_COM)
• Any system fault (see FAULT_SYS)
• Any device fault (see FAULT_DEV)
• Any GPIO fault (see FAULT_GPI)

7.3.12.3.2 Fault Masking
The following registers can enable or mask fault sources individually or in groups. Masking a fault prevents it from being set, but does not clear an existing fault bit.
• MASK_COMM—Communications related faults
• MASK_SYS—System faults in power supplies, over temperature, and so on
• MASK_DEV—Internal register-checksum faults, and so on
• GP_FLT_IN—GPIO input level faults
• NCHAN— Masks faults for unused channels, turns off window comparators for unused channels

7.3.12.4 Fault Latching
When UNLATCHED_FAULT is set, the bits in some of the fault registers (see the following text and Register Details for included registers) will automatically clear when the fault condition goes away. Continuously set faults will clear when the condition goes away. Faults set by an event will clear when the event occurs (such as a sampled channel will clear when that channel is sampled). In this mode, writing to the included fault registers will have no effect. Unlatched faults, when detected and cleared, can result in creating transient behavior for the associated flag bits, FAULT_N, and FAULTL.

Changes to the DEVCONFIG[UNLATCHED_FAULT] bit should only occur while no fault bits are set. The latched/unlatched status of fault bits is undefined when the UNLATCHED_FAULT bit changes while a fault bit = 1.

Fault bits in the following registers are unaffected by the DEVCONFIG[UNLATCHED_FAULT] bit and are always latched:
• FAULT_COM—All bits
• FAULT_SYS—All bits, except INT_TEMP_FAULT
• FAULT_DEV—All bits
The DEVCONFIG[UNLATCHED_FAULT] bit, when set, prevents the latching of fault bits in the following registers:
- **FAULT_UV**—Undervoltage VSENSE ADC limit exceeded
- **FAULT_OV**—Overvoltage VSENSE ADC limit exceeded
- **FAULT_AUX**—Programmable AUX threshold in AUXn_UV or AUXn_OV exceeded
- **FAULT_2UV**—Undervoltage VSENSE secondary protection comparator limit exceeded
- **FAULT_2OV**—Overvoltage VSENSE secondary protection comparator limit exceeded
- **FAULT_SYS**—INT_TEMP_FAULT bit only
- **FAULT_GPI**—GPIO (programmable) logic input level triggered a fault

### 7.3.12.4.1 Special Considerations in Unlatched Fault Mode

In unlatched mode, when the **FAULT_2UV** and **FAULT_2OV** registers sense and record secondary protector (window comparator) faults and one or more other analog die faults (that is, **VP_FAULT**, **VDIG_FAULT**, or **VM_FAULT**) are present, none of the mentioned faults will clear until all have been cleared, even if the cause of the fault has gone away. That is, they may appear latched until all these faults are clear.

If these faults (**FAULT_SYS**[**VP_FAULT**, **VP_CLAMP**, **VM_FAULT**, or **VDIG_FAULT**]) are present, it is reasonable to assume that the comparators may not be functioning properly and/or may have stopped reporting a fault because they stopped functioning rather than the fault condition having gone away.

### 7.3.12.5 Fault Status and Fault Reset

The following registers can read or reset the fault status individually or in groups:
- **STATUS**—Sum of all faults plus stack fault conditions are in this register, some fault information bits are reset here. This register is at the top of the fault hierarchy.
- **FAULT_SUM**—Groups of faults are summarized by single flags in this register and may be either read or reset here. This is level 2 of the fault hierarchy.
- **FAULT_UV**—Undervoltage VSENSE ADC limit exceeded. This is level 3 of the fault hierarchy.
- **FAULT_OV**—Overvoltage VSENSE ADC limit exceeded. This is level 3 of the fault hierarchy.
- **FAULT_AUX**—Programmable AUX threshold in AUXn_UV or AUXn_OV exceeded. This is level 3 of the fault hierarchy.
- **FAULT_2UV**—Undervoltage VSENSE secondary protection comparator limit exceeded. This is level 3 of the fault hierarchy.
- **FAULT_2OV**—Overvoltage VSENSE secondary protection comparator limit exceeded. This is level 3 of the fault hierarchy.
- **FAULT_SYS**—System level faults: power supplies, over temperature, communications timeout, and reset. This is level 3 of the fault hierarchy.
- **FAULT_GPI**—GPIO (programmable) logic input level triggered a fault. This is level 3 of the fault hierarchy.
- **FAULT_COM**—Communication faults. This is level 3 of the fault hierarchy.
- **FAULT_DEV**—Device faults. This is level 3 of the fault hierarchy.

### 7.3.12.6 Checksum Faults

To discover changes to registers, the bq76PL455A-Q1 constantly runs a background check on their contents by computing a checksum and comparing it to a stored value. The bq76PL455A-Q1 detects changes approximately every two microseconds. The changes can be intentional (that is, a change written by the microcontroller), unintentional (due to an unexpected device or system fault), or, in some cases, the result of an automated operation (expiration of the balancing timer). The test runs against the registers in both a TI space and USER space. This includes most registers with changes that come from the microcontroller; consult the **Register Summary** for an exact list of included locations.

The CSUM_RSLT register holds the currently computed checksum value. It compares this value against the stored checksum value in register CSUM. To update the stored value, read the current value in CSUM_RSLT and write it back to the CSUM register or compute the value as shown in **Computing User Checksum**. A checksum saves to CSUM in EEPROM by setting MAGIC1 and MAGIC2 appropriately, then setting DEV_CTRL[WRITE_EEPROM]. The appropriate values for MAGIC1 and MAGIC2 definitions are in the **Register Details** section of this document in the bit description field for the WRITE_EEPROM bit.
When CSUM and CSUM_RSLT do not match, the FAULT_DEV[USER_CKSUM_ERR] flag will be set until the condition is corrected. This fault flag is unlatched and will self-clear when a mismatch no longer occurs.

Continuous monitoring of the TI EEPROM space occurs in a similar fashion, concurrently with the monitoring of the USER space. If a register change is detected, the FAULT_DEV[FACT_CKSUM_ERR] flag is set. If this ever occurs, the user firmware should perform a soft RESET of the part. This fault flag is not self-clearing. Write a 1 to the bit to clear it. If a soft reset does not correct the issue, do not use the device.

7.3.12.6.1 Checksum Testing

Each of the checksums (TI, USER spaces) has a test mode that causes each input bit in the checksum calculation (that is, the register bits that are part of the checksum calculation) to flip twice (once per clock) and the TEST_CSUM register contains the count for the number of toggles on the checksums fault output. This helps to ensure that the background checksum testing described previously correctly discovers any bit that might be in the wrong state.

The user's firmware, usually as a part of self-testing and validation, can initiate the tests. The TESTCTRL[CKSUM_TEST_RUN] bits are set to begin the test on either the TI or USER space registers. See TESTCTRL 0x20–21 (32–33) Test Control for details of the bit settings.

NOTE
Other faults may be set in the process of running this procedure, but ignore those.

7.3.12.6.1.1 Computing User Checksum

The user checksum is a 32-bit value computed using all the data values in the user data space. The computation is a simple 32 bit add of registers and constants concatenated into 32-bit values. The computation, shown below, consists of the data at the address specified or 0:

```
cust_cksum_calc =
{0, 0, 0, a3} +
{a4, a5, a6, a7} +
{a8, a9, a10, a11} +
{a12, a13, a14, a15} +
{a16, a17, a18, a19} +
{a20, a21, 0, 0} +
{0, 0, a30, a31} +
{0, 0, a34, a35} +
{a36, a37, 0, 0} +
{a40, 0, 0, 0} +
{0, 0, a50, a51} +
{a52, a53, a54, a55} +
{0, a61, a62, a63} +
{a64, a65, a66, a67} +
{a68, 0, 0, 0} +
{a104, a105, a106, a107} +
{a108, 0, a110, a111} +
{a120, a121, a122, a123} +
{a125, 0, 0} +
{a140, a141, a142, a143} +
{a144, a145, a146, a147} +
{a148, a149, a150, a151} +
{a152, a153, a154, a155} +
{a156, a157, a158, a159} +
{a160, a161, a162, a163} +
{a164, a165, a166, a167} +
{a168, a169, a170, a171} +
{a172, a173, a174, a175} +
{a176, a177, 0, 0} +
{a200, a201, a202, a203} +
{a204, a205, a206, a207} +
{0, 0, a210, a211} +
{a212, a213, a214, a215} +
{a216, a217, a218, a219} +
{a220, a221, a222, a223} +
{a224, a225, a226, a227};
```

NOTE
In the example code, a_ refers to register address number. For example: a3 = register address 0x03.
### 7.3.12.7 AUXn OV/UV Threshold Faults

The AUXn input pins can trigger a fault indication. The OV and UV thresholds for each AUXn input can be set separately in the AUXn_OV and AUXn_UV registers. The result of each AUXn channel conversion is compared to these values. When the threshold is exceeded (less-than AUXn_UV, greater-than AUXn[OV]), the FAULT_N and FAULTL pins are asserted, if enabled. To stop unwanted FAULT pin assertions from one or more channels (but other channels are desired), set the threshold voltage settings for the undesired channels to their minimum and maximum values or only convert the desired channels.

FAULT_AUX[AUX_UV_FAULT, AUX_OV_FAULT] will be continually set based on the currently stored ADC result and threshold. This allows testing of the threshold and fault by changing the threshold without having to sample the channel.

**Example:**

The design requires AUX0 and AUX1 undervoltage threshold at 1 V and AUX0 and AUX1 overvoltage threshold at 3 V. The design requires that no FAULT pin activation result from AUX UV or OV conditions on AUX2…AUX7. Set the following conditions:

- AUX0_UV = 1 V, AUX0_OV = 3 V
- AUX1_UV = 1 V, AUX1_OV = 3 V
- AUX2_UV = 0 V, AUX2_OV = 5 V
- AUX3_UV = 0 V, AUX3_OV = 5 V
- AUX4_UV = 0 V, AUX4_OV = 5 V
- AUX5_UV = 0 V, AUX5_OV = 5 V
- AUX6_UV = 0 V, AUX6_OV = 5 V
- AUX7_UV = 0 V, AUX7_OV = 5 V

### 7.3.12.8 Secondary Protectors: Analog Window Comparators for Cell UV/OV

Thirty-two analog comparators, connected in pairs as window comparators for the 16 channels, provide cell-voltage monitoring that is separate from the main acquisition path and work in parallel with the main ADC route. Configuration of the faults sensed by the analog window comparators is by the number of channels enabled in the NCHAN register. In case of malfunction of the AFE or ADC, the analog comparators will still be able to flag the crossing of the (register selectable) undervoltage and overvoltage comparator thresholds.

To avoid undesired comparator faults, two internal DACs set the separate overvoltage (COMP_OV) and undervoltage (COMP_UV) thresholds. The DACs use the REF2 (4.5 V) reference, which is a separate circuit from the 2.5 V (VREF) ADC reference. The OV threshold can range from 2 V to 5.175 V in steps of 25 mV. The UV threshold can range from 0.7 V to 3.875 V in steps of 25 mV.

**NOTE**
When the cell voltage is very close to the comparator thresholds, enabling or disabling cell balancing may result in transient comparator faults.

Use the DEVCONFIG[COMP_CONFIG] register to enable OV and UV faults, OV-only faults, or no faults. Enabling UV-only faults is not possible.

**NOTE**
If the comparators are disabled then re-enabled during normal operation (such as after startup has occurred), the OV faults are signaled and must be manually cleared.

### 7.3.12.8.1 Window Comparator Special Considerations

As shown in Figure 24, there are resistors of approximately 100 Ω in series with each VSENSE pin that isolate the connections to the AFE from the secondary-protector circuits (window comparators). This isolator allows detection of common-cause failures affecting both the AFE and secondary-protector circuits.
A *Squeeze* function in the device helps to detect open-sense wire (to the monitored cell) conditions. When the Squeeze function turns on, it places an approximately 5-kΩ resistance across adjacent VSENSE inputs, and creates an additional voltage drop through the approximately 100-Ω series resistors. This causes the apparent increase in the voltage applied to the window-comparator blocks immediately above, and below, the inputs that have the Squeeze resistor applied. Only the comparators can see the increased voltage not the AFE. This in turn may cause the OV comparator fault to trip, even if the external sense-pin voltage measurement says otherwise, depending on the OV threshold.

*CAUTION*

Using the Squeeze function under open wire conditions and with a broken connection to the external Zener may cause internal device damage to occur.

It is highly recommended to run all diagnostic tests on the bq76PL455A-Q1 after correction of the open wire condition. Pay special attention to the validation of the window comparator accuracy against the AFE accuracy to ensure parametric compliance. In the event of non-compliance, remove the affected bq76PL455A-Q1 device from service immediately.

In the example in Figure 24, the Squeeze resistor is enabled for (across) VSENSEn-1 to VSENSEn. This will cause the apparent voltage seen by the comparators for cell n–1 and cell n+1 to increase. For the cell voltage of cell n, which in this example is approximately 3.6 V, there will be an additional drop on the internal lines going to the window-comparator block (but not to the AFE) of \((\frac{3.6}{5K \times 100 \times 2}) = \text{approximately } 144 \text{ mV}\). This will also show up as an increase of approximately 72 mV on the cells above and below the cell being squeezed. Larger input resistors, such as 1 kΩ, will dominate this error source and may result in unexpected trips of the window comparators, depending on the threshold settings, and will change the manner in which the calculations suggested in this example are made.
7.3.12.9 Communications Faults

During the course of normal data communications, noise may induce errors in the bit stream. The errors may assert faults depending on the mask settings in the MASK_COMM and MASK_SYS registers.

- UART communications faults details are in UART Interface to Host Microcontroller
- Differential (VBUS) communications faults description is a part of the protocol description in Protocol Description
7.3.12.10 Communications Timeout Counters

Check the communication timeout counters by setting and reading the 24 most-significant bits of the timeout counter using COMM_TIM_CNT. A 4-kHz clock source drives the timeout counter. To aid this testing, CNTR_RST_OFF may be set so the communication sent to either set or monitor the counter does not reset the counter. The counter value may be set using COMM_TIM_CNT to enable faster testing of long periods. The bits that are not accessible are set to ‘1’ by writing to this register, to test the counter rollovers quickly.

7.3.13 Built-in-Test Functions

To access the built-in-test functions, set bits in the various registers. The identification of these bits are in the descriptions of the appropriate registers and their bits in Register Details.

7.3.13.1 Safety Manual and FMEDA

The Safety Manual for bq76PL455A-Q1 (SLUUB67) is available on ti.com. Please contact your TI Sales Associate or Applications Engineer for the bq76PL455A-Q1 FMEDA (SLUUB93).

7.4 Device Functional Modes

The bq76PL455A-Q1 device has three power states (modes):

- **SHUTDOWN** (sleep)—The lowest power state used for long periods of inactivity to extend battery life.
- **IDLE**—The default condition when awake and ready to receive and execute commands.
- **ACTIVE**—The highest power state while communicating; that is, IDLE + communications activity.

7.4.1 SHUTDOWN

SHUTDOWN is the lowest power state available in the part. In this state, power is off and monitoring disabled for most internal blocks. Typically, SHUTDOWN is for long periods of inactivity when the battery is not being charged or discharged. The part must receive a high signal on the WAKEUP pin or a WAKEUP tone through the vertical communications bus to transition to the IDLE state.

To enter SHUTDOWN, remove external voltage sources of VP, VDIG, and all input voltage sources to AUX pins and other I/O pins. VIO can remain while in SHUTDOWN mode and GPIO can remain if based on VIO. While in SHUTDOWN mode, VP and VDIG must remain off or be disabled to avoid back powering the bq76PL455A-Q1 through internal ESD structures. When VIO is lowered, the bq76PL455A-Q1 will immediately go into reset. Holding VIO for longer than VIO_SD_DLY_MAX will cause the device to enter SHUTDOWN mode.

The WAKEUP pin must be held in the low state to allow the device to enter and remain in the SHUTDOWN state (setting the pin low does not place the device in SHUTDOWN). If the WAKEUP pin remains in the high state, the device will cycle off and immediately back on. Operation is unpredictable if the WAKEUP pin floats, so take care to keep this pin in a defined state. This is not harmful to the device, but may not provide the expected behavior in the system.

If the NPN circuit is not used (external supply), VP and VDIG should turn off immediately after entering shutdown mode. Lowering VP and VDIG will also put the device in SHUTDOWN mode.

The part will enter SHUTDOWN when any of the following conditions occur:

- The user requested SHUTDOWN through a command by asserting DEV_CTRL[PWRDN], usually with a broadcast form of the command. The WAKEUP pin on the base bq76PL455A-Q1 must remain in the low state.
- There was a communications timeout caused by the timer set in register CTO[COMM_PD_PER] due to:
  - No valid frames (packets) received in the set period, <OR>
  - TSTCONFIG[CCNT_RST_OFF] is set and the timer expired whether valid frames were received or not, usually as a part of BIST.
- TSTCONFIG[VDIG_TEST] was set at some time since the last SHUTDOWN <AND> VDIG dropped below its SHUTDOWN threshold (DDIE_POR). Once set, subsequently clearing TSTCONFIG[VDIG_TEST] will not disable this control even though the bit will read 0. It will not disable until the device enters shutdown.
- One of the two thermal shutdown (TSD) circuits sensed an overtemperature condition (there is one sensor on each die that operates separately, with separate register flag indicators).
- VIO was below its VIOPOR threshold for longer than VIO_SD_DLY.
Device Functional Modes (continued)

- V5VAO was below the V5VAO\textsubscript{SD} POR threshold.
- Internal VP regulator is on and attempting to drive the NPNB signal, but VP remains below the internal VP POR threshold for longer than VP\textsubscript{SD\_DLY}.

NOTE
Once in the SHUTDOWN state, the part must be re-awakened to continue normal operations. See Wakeup Behavior from SHUTDOWN.

7.4.2 Wakeup
The bq76PL455A-Q1 device will wake up and enter the IDLE state when either of the following conditions occurs:
- WAKEUP pin is high
- COMML pins receive the WAKE tone

7.4.3 Wakeup Behavior from SHUTDOWN
The WAKEUP pin can bring the part from the SHUTDOWN state to the IDLE state. It can do this in any stack position. However, typically only the base device uses it when driven from a microcontroller. The pin is level sensitive and is normally at a low (logic-zero) level. When the part is in SHUTDOWN and the WAKEUP pin becomes high, the part will transition from SHUTDOWN to IDLE. After applying the high signal, the WAKEUP pin must de-assert and then return to the low state to allow the part to enter SHUTDOWN again. Upon changing state, the bq76PL455A-Q1 will briefly transmit a differential wakeup tone on its COMMH+ and COMMH– pins to the next higher bq76PL455A-Q1, where that device’s COMML+ and COMML– pins receives it.

NOTE
The WAKEUP pin is usually kept in the de-asserted (low) state. If the pin is asserted (high) and then the device is commanded to SHUTDOWN, it will immediately reawaken and become IDLE. To prevent unexpected state transitions, this pin must not be floating. Make sure that the pin does not float if the device driving the pin has no power.

The bottom (southernmost) device in the stack sends the wakeup tone out of the COMMH pins in response to the WAKEUP pin assertion. The next device to the north receives the WAKEUP tone on its COMML pins. It awakens, which in turn sends the WAKEUP tone to the next device above it. The WAKEUP tone propagates up the stack in this way to wake all devices in the stack. While the part is in SHUTDOWN, the COMML pins are in receive mode, and no transmission will occur.

7.4.4 Power-On Reset (POR) or Wakeup
The IC’s state machine fully resets at wakeup. Wakeup causes the VP/VDIG output to come up, which in turn brings up VDD18, providing power to portions of the analog circuits and to all of the core logic, including the registers and the EEPROM. This is effectively a POR of the part. All registers are loaded with values stored in EEPROM. Registers that are not loaded from EEPROM reset to their default values indicated in Table 7.

NOTE
Immediately following a reset for any reason, some faults are not valid (=0) until a sample is taken. All fault bits in registers FAULT\_UV, FAULT\_OV, and FAULT\_AUX are invalid. In addition, bits FAULT\_DEV[HREF\_FAULT, HREF\_GND\_FAULT] are also invalid. Reading a fault register will not cause the taking of a sample or updating of the bits. A command must be sent to the device to sample all channels to update the above listed fault bits, making them valid.
Device Functional Modes (continued)

Note that this sequence is the same regardless of the reset source—POR, soft reset, wake tone received from the part below.

1. External NPN regulator circuit turns on. VP, VDIG, (and VIO if connected to VP) begin to ramp up. If VIO is supplied by an external source (such as the microcontroller I/O power supply), then VIO must be stable and greater than its POR threshold.

2. Once VDIG reaches its POR threshold, the internal 1.8 V (internal digital supply VDD) regulator begins to ramp up. Once VDIG reaches the POR threshold, VREF and the internal 1.8 V supply (VDD18) start up. The reference for the VDD (1.8 V) supply is VREF, so it will not reach its final operating voltage until VREF reaches its final voltage.

3. Once VP, VDIG, VIO, and VDD all reach their POR thresholds, the oscillator starts.

4. Once the oscillator is running, the Finite State Machine (FSM) starts up and begins sending the wake tone out of the high-side interface (COMMH±).

5. The FSM in turn waits approximately 10 µs for the EEPROM to be ready.

6. All system registers will be loaded from EEPROM.

7. Relevant information will be propagated to the Analog die registers, except regulator power down.

8. If GPIO addressing is enabled (DEVCONFIG[ADDR_SEL] = 0), the GPIO[4:0] pins are sampled to determine the device’s communication address and recorded in ADDR.

9. Sample the internal Digital-die temperature channel. This pre-loads the value, so temperature-based calibration will function properly. No other channels will be sampled during initialization and faults will not be generated from them until after they are sampled.

10. Clear any masked faults that could have occurred. This includes clearing threshold-based faults that are masked by their threshold.


12. Initialize Analog die faults. (Continue sequencing in parallel; do not wait for the following sub-sequence to complete.)
   (a) Wait until no VM fault is reported from Analog die or the user writes ‘1’ to STATUS[SYS_INIT].
   (b) Enable all Analog die fault registers.
   (c) Set STATUS[SYS_INIT] = 0.
   (d) If AM_PER[AUTO_MON_PER] is not 0, start the first sampling cycle immediately.

13. Wait for wakeup tone to complete.


15. Once the FAULT_SYS[SYS_RESET] fault is cleared by the host microcontroller, turn off the external NPN-regulator circuit if the regulator is disabled (that is, DEVCONFIG[REG_DISABLE] = 1).

While the system initialization sequence above is in progress (while SYS_INIT reads ‘1’), many faults will not report properly and sampling commands may not function properly. Also, note that aborting the initialization sequence (by writing ‘1’ to SYS_INIT) may cause the reporting of erroneous faults and sampling of Analog channels to report invalid results until the VM voltage is up and stable.

Additionally, there is a delay associated with the enabling of the UART communications and a delay associated with the completion of the initialization process once the VM fault clears (or the user aborts the initialization sequence).
Device Functional Modes (continued)

7.4.5 Calculating Wakeup Timing

The following sequence assumes that the microcontroller power circuit provides the VIO supply. The host microcontroller initiates the sequence and the VIO is up and stable. (The sequence does not change if VIO is tied to the regulator. However, if some other source is providing WAKEUP, but the microcontroller provides the VIO supply, the VIO supply needs to clear the POR threshold within VIOSD_DLY of WAKEUP or the part will go back into shutdown.)

1. The user asserts the WAKEUP pin on the bottom board's base device.
2. At this point, the VP regulator will turn on and ramp the VP/VDIG supplies. The time required to reach the POR thresholds for VP/VDIG varies and is dependent on the designer's component selection. (Note that VP/VDIG/VIO must all reach their respective POR thresholds.) Once VP reaches its POR threshold, VREF will also need to ramp to its operating voltage.
3. The time from reaching the POR thresholds to the start of the wakeup tone being transmitted from the high-side interface is specified as \( t_{WAKEUP\_DLY} \).
4. The time from the start of the wakeup tone being transmitted until communications are allowed to this part is specified as \( t_{WAKEUP\_TO\_UART} \).

**NOTE**

It is acceptable to begin communicating with the part at this point, if it is the only part in the stack. If there are additional parts in the stack, you can still begin communicating with the bottom part at this point. However, this may cause communications error flags to get set in bq76PL455A-Q1 parts positioned higher in the stack.

5. The time from the wakeup tone transmission from the high side of the device below (end of step 3), until the regulator turns on the current board, is \( (t_{WAKE\_TONE\_DLY\_DC} - t_{WAKEUP\_DLY}) \).
6. The regulator turns on and ramps the VP/VDIG/VREF/VIO supplies. As with the bottom device, this time is board dependent.
7. The time from reaching the POR thresholds to the start of the wakeup tone being transmitted from the high-side interface to the next device up the stack is specified as \( t_{WAKEUP\_DLY} \). Note that for calculation purposes to group #5 and #7 together as \( t_{WAKE\_TONE\_DLY\_DC} \).
8. The time from the wakeup tone being transmitted from the high-side interface until you are allowed to communicate with this part is specified as \( t_{WAKEUP\_TO\_DCOMM} \).

If there are additional parts in the stack, apply steps 5–8 accordingly.

To compute the total time from assertion of WAKEUP to the stack being ready for communications, we will define:

- \( t_{BOT\_RAMP} \) as the time needed for the supply ramp on the bottom board. The above steps must be used to determine the wakeup time for the bottom board.
- \( t_{STACK\_RAMP} \) as the time needed for the supply ramp on all stacked boards
- \( n_{STACK\_BOARDS} \) as the number of stacked boards (not including the bottom board)

If there is only one device, then the required delay from WAKEUP until it is acceptable to begin communicating will be:

\[
 t_{BOT\_RAMP} + t_{WAKEUP\_DLY} + t_{WAKEUP\_TO\_UART}
\]

(8)

Else, if there is more than one board in the stack, the delay from WAKEUP until it is acceptable to begin communicating will be:

\[
 t_{BOT\_RAMP} + t_{WAKEUP\_DLY} + n_{STACK\_BOARDS} \times (t_{STACK\_RAMP} + t_{WAKE\_TONE\_DLY\_DC}) + t_{WAKEUP\_TO\_DCOMM}
\]

(9)

It is generally acceptable to start communicating with the stack once the bottom UART interface is ready for communications. However, parts above in the stack may not respond until their required times. It is also possible to cause communication error flags to be set in the parts above by doing this. As mentioned previously, the fastest way to get the stack talking (assuming all parts have the EEPROM burned for their stack location and configuration) may be to continuously send a read request to the top device until it responds and then clear all communications errors that occur because of this.
Device Functional Modes (continued)

If you try to send communications to the bottom device before the UART interface is ready, it can get out of sync. To fix this, send a comm_clear. This is not necessary for parts on the differential interface, since they will re-synchronize to the bottom chip on every frame. Therefore, only the bottom chip can lose synchronization.

7.4.6 Soft Reset

Setting the SOFT_RESET bit in the DEV_CTRL register will not power down the device, but it will fully reset and restart the state machine per the sequence in Power-On Reset (POR) or Wakeup. All ICs in the stack above the reset part will wake up if in SHUTDOWN and reset if awake.

7.4.7 Wakeup Behavior in IDLE Mode

When the bq76PL455A-Q1 device receives a WAKEUP tone while it is already awake, it performs a reset. The device requires a series of pulses of the received WAKEUP tone to begin the reset process. Sending the tone will wake the device if asleep or reset it if idle. The result is that sending the wakeup tone to parts in the stack can be used to reset them and cause all to enter the IDLE state whether they were previously in SHUTDOWN or IDLE. This is another method to reset the state of all devices in the stack.

The device will generate a wakeup tone to the other devices north in the chain as a part of the reset sequence. As a result, each device above the device receiving the wake tone will in turn reset.

7.5 Command and Response Protocol

This protocol enables a single host, such as a microcontroller, to communicate with one or more bq76PL455A-Q1 devices. The host initiates every transaction between the host and one or more bq76PL455A-Q1 devices. The bq76PL455A-Q1 will never send data to the host without first receiving a command frame from the host.

NOTE

After each command frame is transmitted, the initiator should always wait for all expected responses to be returned (or a timeout in case of error) before initiating a new command frame.

The phrases Write without Response and Write or write are equivalent and synonymous, unless otherwise noted.

The phrases Write with Response and Read or read are equivalent and synonymous, unless otherwise noted.

7.5.1 Transaction Frame Description

The transaction frame format includes both Command Frames and Response Frames. There are five field types used within a transaction frame:

1. Frame Initialization
2. Device Address or Group ID
3. Register Address
4. Data
5. Cyclic Redundancy Check (CRC)

Note that not all byte types are part of every transaction frame.
Command and Response Protocol (continued)

7.5.1.1 Frame Initialization Byte

The Frame Initialization Byte is always the first byte of the frame. In all cases, the length of the frame can be determined from this initial byte. Note that bit 7 identifies each frame as either a command frame or a response frame. The initialization byte is defined as follows for each of the two Frame Init types:

<table>
<thead>
<tr>
<th>Frame Type</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command Frame Init</td>
<td>FRM_TYPE = 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>REQ_TYPE</td>
<td>ADDR_SIZE</td>
<td>DATA_SIZE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Response Frame Init</td>
<td>FRM_TYPE = 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RESP_BYTES-1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The descriptions for the fields shown in the frame initialization bytes are in Table 4.

<table>
<thead>
<tr>
<th>Frame Initialization Byte Fields</th>
<th>VALUE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>FRM_TYPE</td>
<td>0</td>
<td>Response Frame</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>Command Frame</td>
</tr>
<tr>
<td></td>
<td>000</td>
<td>Single Device Write with Response</td>
</tr>
<tr>
<td></td>
<td>001</td>
<td>Single Device Write without Response</td>
</tr>
<tr>
<td></td>
<td>010</td>
<td>Group Write with Response</td>
</tr>
<tr>
<td></td>
<td>011</td>
<td>Group Write without Response</td>
</tr>
<tr>
<td></td>
<td>100</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>101</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>110</td>
<td>Broadcast Write with Response</td>
</tr>
<tr>
<td></td>
<td>111</td>
<td>Broadcast Write without Response</td>
</tr>
<tr>
<td>ADDR_SIZE(1)</td>
<td>0</td>
<td>8-bit Register Address</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>16-bit Register Address</td>
</tr>
<tr>
<td></td>
<td>000</td>
<td>0 bytes</td>
</tr>
<tr>
<td></td>
<td>001</td>
<td>1 byte</td>
</tr>
<tr>
<td></td>
<td>010</td>
<td>2 bytes</td>
</tr>
<tr>
<td></td>
<td>011</td>
<td>3 bytes</td>
</tr>
<tr>
<td></td>
<td>100</td>
<td>4 bytes</td>
</tr>
<tr>
<td></td>
<td>101</td>
<td>5 bytes</td>
</tr>
<tr>
<td></td>
<td>110</td>
<td>6 bytes</td>
</tr>
<tr>
<td></td>
<td>111</td>
<td>8 bytes</td>
</tr>
<tr>
<td>DATA_SIZE(2)</td>
<td>0</td>
<td>Number of data bytes contained in response frame minus 1</td>
</tr>
</tbody>
</table>

(1) ADDR_SIZE = 0 is recommended. All USER registers are addressable using an 8-bit register address.
(2) Data size of 7 bytes is not supported.
7.5.1.2 Device Address/Group ID Byte

The Device Address or Group ID Byte identifies the device or group of devices targeted by the command. Only those devices that contain a matching value in their Device Address Register (register address 10) or Group ID Register (register address 11) will respond to the command. The REQ_TYPE field in the command frame will determine how to interpret this byte.

NOTE
Device Address/Group ID Byte is not present in a Broadcast command frame.

<table>
<thead>
<tr>
<th>Device Address or Group ID</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
</table>

7.5.1.3 Register Address Byte(s)

Register addresses can be one or two bytes in length. For single byte addresses (ADDR_SIZE = 0), the MSB is not transmitted and is assumed to be 0.

<table>
<thead>
<tr>
<th>Register Address (MSB)</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Address (LSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

7.5.1.4 Data Bytes

The basis of data byte interpretation is from the type of command frame being sent and the target register specified in the command frame.

For command frames targeted at the Command Register (address 2), the data contains the command, highest responding device address and, optionally, new data for the Command Channel Select Register (address 3–6) and Averaging Register (address 7).

For command frames targeted at other registers:
- If REQ_TYPE is Write without Response, the data bytes contain the values to be written to the registers
- If REQ_TYPE is Write with Response, the data bytes contain the values returned from the registers

<table>
<thead>
<tr>
<th>Data[0]</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data[n]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Data Bytes (the number of bytes should match the DATA_SIZE field in the Frame Initialization byte)

NOTE
Transactions with seven data bytes are not possible.

7.5.1.5 CRC Bytes

<table>
<thead>
<tr>
<th>CRC (MSB)</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>CRC(LSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

16-bit CRC (CRC-16-IBM—See CRC Description)
### 7.5.2 CRC Description

The standard CRC-16-IBM algorithm uses the following CRC generator polynomial:

\[ X_{16} + X_{15} + X_2 + 1 \]

In general, a CRC (cyclic redundancy check) represents the remainder of a process analogous to polynomial long division, where the frame being checked is divided by the generator. The CRC appended to the frame is the remainder. Because of this process, when the device receives a frame, the CRC calculated by the receiver across the entire frame including the transmitted CRC will be zero, indicating a correct transmission and reception. A non-zero result indicates a communication error.

The CRC calculation by the transmitter is in bit-stream order across the entire transmission frame (except for the CRC, of course). When determining bit-stream order for implementing the CRC algorithm, it is important to note that protocol bytes transmit serially, least-significant bit first.

An efficient, 8-bit parallel C function that can be utilized directly is included at the end of this section. The following pseudo-code algorithm is a more easily described bitwise implementation of the CRC algorithm utilizing the CRC-16-IBM generator polynomial:

```c
CRC='0000_0000_0000_0000'
DIN={(frame in bit-stream order), '0000_0000_0000_0000'};
for n=0 to length_in_bits(DIN)-1{
}
```

In this notation, subscripts represent zero-based bit selection from either the frame-data bit stream or the 16-bit CRC (as it is being calculated); strings in single quotes (') represent binary constants; the caret (^) denotes a single-bit exclusive-or operation; and the curly-brace – comma ((a, b, ..., c)) expressions denote bitwise concatenation. Underscores (_) are only to enhance readability and can be ignored.

The 16-bit CRC is initialized to all 0-bits. DIN is the frame to be transmitted or received in bit-stream order, with sixteen 0-bits appended to the end. The expression `length_in_bits(DIN)` will equal the length of the input in bytes \( \times 8 + 2 \). The for loop is intended to iterate over DIN one-bit at a time in bit-stream order. CRC\(_{15:0}\) is the 16-bit CRC for transmittal (or checked in the case of a received frame). Note that the bitwise concatenation on the right-hand side of the CRC equation is also 16-bits in total length.

The bit numbers in the equation for the CRC (inside the for loop) have been chosen so that \( X_{16} \) in a formal mathematical description (such as the specification of the CRC-16-IBM generator polynomial) corresponds with bit 0 in the subscript notation in the pseudo-code. In the pseudo-code, bit 0 is the least-significant bit and is on the right-hand side of the concatenation. Bit0 is the first bit transmitted on the wire using serial communication. An artifact of this notation and algorithmic choice is that the final CRC of the algorithm is byte-reversed with respect to how the device will store the values in memory. Specifically, the byte labeled **CRC (MSB)** in the frame descriptions throughout this document is the low order byte of the CRC generated by both the pseudo-code and the C function, and the byte labeled **CRC (LSB)** is the high order-generated byte. The advantage of arranging the generated CRC word in this way is that no bit-level reversal is needed.

The following example will be useful to an algorithm implementer to verify that the final implementation is correct. In this example, an initiator (microcontroller) is generating a CRC for a command frame. The following is a sample frame for use:

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device Address</td>
<td>1</td>
<td>001 (binary)</td>
<td>0</td>
<td>001 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td></td>
<td>03</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td></td>
<td>07</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td></td>
<td>05</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td></td>
<td>1E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>CF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
For this example, by the time the for loop in the pseudo-code previously described is executed, CRC is 0 and DIN (in hex bytes) is 91, 03, 07, 05, 00, 00. In bit-stream order, this becomes:

\[ \text{DIN} = '1000_1001_1100_0000_1110_0000_1010_0000_0000_0000_0000_0000_0000_0000_0000' \]

As the for loop executes, the CRC value, based on each subsequent bit of DIN, progresses as follows:

<table>
<thead>
<tr>
<th>n</th>
<th>DINn</th>
<th>CRC15:0</th>
<th>n</th>
<th>DINn</th>
<th>CRC15:0</th>
<th>n</th>
<th>DINn</th>
<th>CRC15:0</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>1000 0000 0000 0000</td>
<td>16</td>
<td>1</td>
<td>0010 0001 1100 1001</td>
<td>32</td>
<td>0</td>
<td>0100 1010 0001 0101</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0100 0000 0000 0000</td>
<td>17</td>
<td>1</td>
<td>0011 0000 1110 0101</td>
<td>33</td>
<td>0</td>
<td>1000 0101 0000 1011</td>
</tr>
<tr>
<td>2</td>
<td>0</td>
<td>0010 0000 0000 0000</td>
<td>18</td>
<td>1</td>
<td>0011 1000 0111 0011</td>
<td>34</td>
<td>0</td>
<td>1110 0010 1000 1000</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
<td>0001 0000 0000 0000</td>
<td>19</td>
<td>0</td>
<td>1011 1100 0011 0000</td>
<td>45</td>
<td>0</td>
<td>0111 0001 0100 0010</td>
</tr>
<tr>
<td>4</td>
<td>1</td>
<td>1000 1000 0000 0000</td>
<td>20</td>
<td>0</td>
<td>0101 1110 0001 1100</td>
<td>36</td>
<td>0</td>
<td>0011 1000 1010 0001</td>
</tr>
<tr>
<td>5</td>
<td>0</td>
<td>0100 0100 0000 0000</td>
<td>21</td>
<td>0</td>
<td>0010 1111 0000 1110</td>
<td>37</td>
<td>0</td>
<td>1011 1100 0101 0001</td>
</tr>
<tr>
<td>6</td>
<td>0</td>
<td>0010 0010 0000 0000</td>
<td>22</td>
<td>0</td>
<td>0001 0111 1000 0111</td>
<td>38</td>
<td>0</td>
<td>1111 1100 0010 1001</td>
</tr>
<tr>
<td>7</td>
<td>1</td>
<td>1001 0001 0000 0000</td>
<td>23</td>
<td>0</td>
<td>1010 1011 1100 0010</td>
<td>39</td>
<td>0</td>
<td>1101 1111 0001 0010</td>
</tr>
<tr>
<td>8</td>
<td>1</td>
<td>1100 1000 1000 0000</td>
<td>24</td>
<td>1</td>
<td>1101 0101 1110 0001</td>
<td>40</td>
<td>0</td>
<td>1100 1111 1000 1011</td>
</tr>
<tr>
<td>9</td>
<td>1</td>
<td>1110 0100 0100 0000</td>
<td>25</td>
<td>0</td>
<td>1100 1010 1111 0001</td>
<td>41</td>
<td>0</td>
<td>1100 0111 1100 0100</td>
</tr>
<tr>
<td>10</td>
<td>0</td>
<td>0111 0010 0100 0000</td>
<td>26</td>
<td>1</td>
<td>0100 0101 0111 1001</td>
<td>42</td>
<td>0</td>
<td>0110 0011 1110 0010</td>
</tr>
<tr>
<td>11</td>
<td>0</td>
<td>0011 1001 0001 0000</td>
<td>27</td>
<td>0</td>
<td>1000 0010 1011 1101</td>
<td>43</td>
<td>0</td>
<td>0011 0001 1111 0001</td>
</tr>
<tr>
<td>12</td>
<td>0</td>
<td>0001 1110 1000 1000</td>
<td>28</td>
<td>0</td>
<td>1110 0001 0101 1111</td>
<td>44</td>
<td>0</td>
<td>1011 1000 1111 1001</td>
</tr>
<tr>
<td>13</td>
<td>0</td>
<td>0000 1110 1100 0100</td>
<td>29</td>
<td>0</td>
<td>1101 0000 1010 1110</td>
<td>45</td>
<td>0</td>
<td>1111 1100 0111 1101</td>
</tr>
<tr>
<td>14</td>
<td>0</td>
<td>0000 0111 0010 0010</td>
<td>30</td>
<td>0</td>
<td>0110 1000 0101 0111</td>
<td>46</td>
<td>0</td>
<td>1101 1110 0011 1111</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
<td>0000 0011 1001 0001</td>
<td>31</td>
<td>0</td>
<td>1001 0100 0010 1010</td>
<td>47</td>
<td>0</td>
<td>1100 1111 0001 1110</td>
</tr>
</tbody>
</table>

The computed CRC value is '1100_1111_0001_1110'. The 16-bit CRC consists of two bytes, which this algorithm produces in reverse order. The correct ordering of these two bytes in the command frame is MSB first, LSB last (that is, '0011_1110' followed by '1100_1111' or in hex, 1E, CF). The intention is for these two bytes to transmit serially starting with the least-significant bit of each.

Take great care when implementing the CRC algorithm to ensure that the bit ordering convention is consistent in the entire frame including the CRC. The implementer should check several examples from this document against the data generated by the algorithm for use to ensure that the implementation is correct. The final command frame as it passes to a UART is:

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>91</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device Address</td>
<td>03</td>
</tr>
<tr>
<td>Register Address</td>
<td>07</td>
</tr>
<tr>
<td>Data</td>
<td>05</td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>1E</td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>CF</td>
</tr>
</tbody>
</table>

The algorithm for checking a frame is similar. As an example, to check this frame, one possible implementation would be to simply calculate the CRC the first four bytes (excluding the CRC) and compare it with the received CRC value. Another option would be to take advantage of the cyclic nature of the CRC algorithm, passing all six bytes through, and then verifying that the result is 0. In this case, the initial zero padding of DIN with sixteen zeroes will not be necessary. The resulting calculation would progress as follows, resulting in a final CRC value of 0, indicating a successful check:
There are many good sources for algorithms and efficient techniques for generating and checking CRCs available on the Internet. The following byte-oriented C language routine has been developed and verified as a reference. The only complication needed to take into account using this function is that the low byte of the CRC value returned is the CRC (MSB) and the high byte is the CRC (LSB).

```c
Uint16 crc_16_ibm(uint8 *buf, uint16 len) {
    uint16 crc = 0;
    uint16 j;

    while (len--) {
        crc ^= *buf++;
        for (j = 0; j < 8; j++)
            crc = (crc >> 1) ^ ((crc & 1) ? 0xa001 : 0);
    }

    return crc;
}
```

7.5.3 Transaction Frame Examples

To illustrate the various Command and Response formats, examples of representative transaction-frame types are presented in the following paragraphs. All numeric values are in hexadecimal unless otherwise noted. The CRC values in the examples are correct and the implementer can use them to verify the CRC algorithm. Unless specifically noted otherwise, all examples use 8-bit register addressing.

Additional communication examples with matched command and response frames are in the bq76PL455A-Q1 Software Design Reference (SLVA617).

Command Frames fall into two general categories:
1. Command frames that generate one or more response frames
2. Command frames that do not generate response frames

The REQ_TYPE field in the Frame Initialization byte determines the category to which a command frame belongs. Category 1 contains the Single Device Write with Response, Group Write with Response, and Broadcast Write with Response request types. Category 2 contains the Single Device Write without Response, Group Write without Response, and Broadcast Write without Response request types.

Command frames that generate response frames, may generate more than one response frame. This depends on the specific command frame and the number of devices addressed by the command frame. In the case where more than one response frame is received in response to a single command frame, each response frame will be a complete frame containing the Frame Initialization, Data, and CRC bytes. A single device will not respond with more than a single-response frame in response to any single-command frame.
Special care should be taken when addressing the Command Register (address 2). When sending command frames that generate response frames to this register, the length of a response frame is dependent on the content of the Command Channel Select Register (address 3–6). When addressing multiple devices, the response from each device may vary in length depending on the configuration of the addressed device. Additionally, there may be a delay in the expected response(s) depending on the configuration information stored in the Voltage and Internal Temperature Sampling Period Register (address 62), AUX Sampling Period Register (address 63-66), and Test Sampling Period Register (address 67-68). All of the aforementioned registers affect the channel sampling period.

### 7.5.3.1 Single Device Write with Response Command Frame

Interpretation of the Data field in a Single Device Write with Response frame depends on the target register of the command.

If the target register is the Command Register (address 2), then the data bytes may contain the command, new content for the Command Channel Select Register, and new content for the Averaging Register. If the data for the Command Channel Register and Averaging Register are omitted from the Single Device Write with Response Command Frame, then the previously configured values in those registers will be used. If the data are included in the command frame, then these values will be written into the respective registers and used for the requested sampling.

If the target register is not the Command Register, then the interpretation of the data bytes will be as the number of bytes being requested from the bq76PL455A-Q1 minus one, starting at the register address provided in the Register Address byte of the command frame.

The DATA_SIZE field in the Frame Initialization byte should be written with the number of data bytes in the command frame.

### 7.5.3.1.1 Single Device Write with Response to Command Register (Address 2)

The value of the DATA_SIZE field in the Frame Initialization byte for this case is typically 001 (1 byte), 101 (5 bytes) or 110 (six bytes). These variations correspond to commands which:

1. Send only the sample command request and expect the bq76PL455A-Q1 to use the preprogrammed sampling values in the registers that control sampling.
2. Send the sample command request and the value for the Channel Select Register (address 3–6), but expect the bq76PL455A-Q1 to use the preprogrammed value in the Averaging Register (address 7). The data bytes from the command frame will overwrite the Channel Select Register.
3. Send the sample command request and the values for the Channel Select Register (address 3–6) and Averaging Register (address 7). The data bytes from the command frame will overwrite the respective register for both the Channel Select Register and the Averaging Register.

The size of the response frame in response to a command frame of this type is directly related to the number of channels selected by either the preprogrammed data in the Channel Select Register (address 3–6) or the data passed to the bq76PL455A-Q1 in the command frame.

Three examples follow. All three examples target the device at Device Address 00, which is typically the address of a single device or the address of the lowest device in a stack of devices.

### 7.5.3.1.1.1 Data Contains Command Only

For the purpose of this example, assume the following start conditions:

1. Content of Channel Select Register before command: 0FFF5500
2. Content of Averaging Register before command: 00

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device Address</td>
<td>1</td>
<td>00</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>02</td>
<td></td>
</tr>
<tr>
<td>Data (Command)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00</td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>29</td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>5C</td>
</tr>
</tbody>
</table>

Three examples follow. All three examples target the device at Device Address 00, which is typically the address of a single device or the address of the lowest device in a stack of devices.
Notice that the DATA_SIZE field in the Frame Initialization byte is 001. This means this Command Frame contains one data byte. This one data byte contains the Command for the Command Register (in this case 00). For more details regarding the Command Register, refer to the Command Register in Register Details.

The expected response frame to this example command frame would contain 35 bytes: one Frame Initialization byte, 32 data bytes (two bytes for each of the sixteen-selected channels), and two-CRC bytes.

The content of the CHANNELS register and of the OVERSMPPL register will remain unchanged.

### 7.5.3.1.1.2 Data Contains Command and Channel Selection

For the purpose of this example (Table 5), assume the following start conditions:

1. Content of Channel Select Register before command: 0FFF5500
2. Content of Averaging Register before command: 00

<table>
<thead>
<tr>
<th>Table 5. Command and Channel Selection Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command Frame Init</td>
</tr>
<tr>
<td>Device Address</td>
</tr>
<tr>
<td>Register Address</td>
</tr>
<tr>
<td>Data (Command)</td>
</tr>
<tr>
<td>Data (Channel Select MSB)</td>
</tr>
<tr>
<td>Data (Channel Select)</td>
</tr>
<tr>
<td>Data (Channel Select)</td>
</tr>
<tr>
<td>Data (Channel Select LSB)</td>
</tr>
<tr>
<td>CRC (MSB)</td>
</tr>
<tr>
<td>CRC (LSB)</td>
</tr>
</tbody>
</table>

Notice that the DATA_SIZE field in the Frame Initialization byte is 5 (b'101). This means that the Command Frame contains five data bytes. The first data byte contains the Command for the Command Register (in this case 00). The second through fifth data bytes contain the channel selection data, which the device writes to the Channel Select Register as part of this command. For more details on register usage, refer to Register Details for details.

The expected response frame to this example command frame would contain 37 bytes: one Frame Initialization byte, 34 data bytes (two bytes for each of the seventeen-selected channels), and two CRC bytes.

The content of the Channel Select Register will change. Resulting register content will be as follows:

1. Content of Channel Select Register after command: FFFF0100
2. Content of Averaging Register after command: 00

### 7.5.3.1.1.3 Data Contains Command, Channel Selection, and Averaging Selection

For the purpose of this example, assume the following start conditions:

1. Content of Channel Select Register before command: 0FFF5500
2. Content of Averaging Register before command: 00

<table>
<thead>
<tr>
<th>Table 6. Command, Channel Selection, and Averaging Selection Example</th>
</tr>
</thead>
<tbody>
<tr>
<td>Command Frame Init</td>
</tr>
<tr>
<td>Device Address</td>
</tr>
<tr>
<td>Register Address</td>
</tr>
<tr>
<td>Data (Command)</td>
</tr>
<tr>
<td>Data (Channel Select MSB)</td>
</tr>
<tr>
<td>Data (Channel Select)</td>
</tr>
<tr>
<td>Data (Channel Select)</td>
</tr>
</tbody>
</table>
Table 6. Command, Channel Selection, and Averaging Selection Example (continued)

<table>
<thead>
<tr>
<th></th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data (Channel Select LSB)</td>
<td>00</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data (Averaging Select)</td>
<td>7B</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>3D</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>86</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Notice that the DATA_SIZE field in the Frame Initialization byte is 6 (b’110). This means this Command Frame contains six data bytes. The first data byte contains the Command for the Command Register (in this case 00). The second through fifth data bytes contain the channel selection data, which the bq76PL455A-Q1 device writes to the Channel Select Register as part of this command. The sixth data byte contains the averaging configuration data, which the device writes to the Averaging Register as part of this command. For more details on register usage, refer to Register Details for details.

The expected response frame to this example command frame would contain 43 bytes: one Frame Initialization byte, 40 data bytes (two bytes for each of the twenty selected channels), and two CRC bytes.

The content of the Channel Select Register and the Averaging Register will change. Resulting register content will be as follows:

1. Content of Channel Select Register after command: FFFF0F00
2. Content of Averaging Register after command: 7B

7.5.3.1.2 Single Device Write with Response to Register(s) Other than Command Register

The value of the DATA_SIZE field in the Framing Initialization byte for this case is typically 001 (1 byte). The interpretation of this value will be as the number of expected data bytes in the response frame minus one. For instance, if the expectation were to be to read the four bytes contained in the Channel Select Register, the data byte would contain 03 (four minus one).

Two examples follow. All examples in this section target the device at Device Address 00, which is typically the address of a single device or the address of the lowest device in a stack of devices.

7.5.3.1.2.1 Requesting Four Bytes of Data from a Single Register

This command example requests four bytes of data, all from a single register. In the case of this example, the four bytes will come from the Channel Select Register at address 3–6. The most-significant byte of the four-byte register will be the first data byte in the response frame.

7.5.3.1.2.2 Requesting Multiple Bytes across Register Boundaries

It is possible to request data from multiple registers across register boundaries. When performing this type of read, Reserved Register Addresses can also be in the block of registers being read. Reads of Reserved Register Addresses will always return zero and one must count these bytes in the requested number of data bytes. In this example, the request is for the data from three registers [the Channel Select Register (address 3–6), Averaging Register (address 7), and Device Address Register (address 10)]. These registers contain six bytes of data; however, two Reserved Register Addresses (addresses 8 and 9) lie between the Averaging Register (address 7) and the Device Address Register (address 10), so the request must be for eight bytes of data.
### 7.5.3.2 Single Device Write without Response Command Frame

A Single Device Write without Response command is indicated when `FRM_TYPE = 1` and `REQ_TYPE = 1`. In this example, the register address size is 8-bits (`ADDR_SIZE = 0`) and the data length written is 1 byte (`DATA_SIZE`). No Response Frame is expected to be returned.

The command in the example writes a single byte value to the Averaging Register (address 7).

For the purpose of this example, assume the following start conditions:

1. Content of Averaging Register before command: 00

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Device Address</td>
<td>1</td>
<td>000 (binary)</td>
<td>0</td>
<td>001 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td></td>
<td>03</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data (Desired Number of Bytes - 1)</td>
<td></td>
<td>07</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td></td>
<td>38</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td></td>
<td>CE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The content of the Averaging Register will change. Resulting Averaging Register content will be: 05.

To write more than one byte to the bq76PL455A-Q1, the `DATA_SIZE` field in the Frame Initialization byte should be updated and additional data bytes added to the command frame. A single command frame of this type can write up to eight, data bytes.

### 7.5.3.3 Group_Write_With_Response Command Frame

There are several different ways to format the Group Write with Response command frame, and the interpretation of the data bytes will be different depending on the command frame configuration.

The Group Write with Response, which targets the Command register (address 2), has several different configurations. These configurations also differ from the two configurations of the Group Write with Response when it is targeted to a register other than the Command register. Primary examples of these different configurations are in the following sections.

It is important to note that devices in defined Groups **must** consist of devices with consecutive addresses. The device with the lowest address should be located closest to the host (that is, higher addresses should be located higher in the stack). Devices will respond to Group Write with Response command frames in order of decreasing address. If an address does not exist, the device will stop the responses. The recommendation is to have a group in which devices only have contiguous addresses. To establish Group IDs, program the Group ID Register (address 11) of all devices in a specific group to the same value.
NOTE
For the following configuration examples, assume a daisy chain of four devices with addresses 00–03 in which devices at address 01 and address 02 belong to Group ID 01, and the devices at address 00 and address 03 belong to Group ID 00.

7.5.3.3.1 Configuration 1: Group Write with Response to Command Register with Sampling Parameters Included in Command Frame

In response to the command frame in this example, each bq76PL455A-Q1 in the specified group will write the new sample parameters into the CHANNELS and OVERSMPL registers, sample the channels identified in the data parameters, store the results, and send a response frame containing the sample data. In this example, the user expects two complete response frames, since there are two devices in the addressed group.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A6</td>
<td>1 010 0110</td>
<td>Command frame, Group Write with Response = REQ_TYPE, 8-bit Register Addressing, 6 data bytes = DATA_SIZE</td>
</tr>
<tr>
<td>01</td>
<td>00000001</td>
<td>Target is Group ID = 01</td>
</tr>
<tr>
<td>02</td>
<td>00000010</td>
<td>Target Register = 02 (Command Register)</td>
</tr>
<tr>
<td>02</td>
<td>000 00010</td>
<td>Upper three bits define Command sent to Command register, lower 5 bits is address of highest device in group to respond</td>
</tr>
<tr>
<td>FF</td>
<td>11111111</td>
<td>Select Channels 16 to 9</td>
</tr>
<tr>
<td>FF</td>
<td>11111111</td>
<td>Select Channels 8 to 1</td>
</tr>
<tr>
<td>55</td>
<td>01010101</td>
<td>Select AUX6, AUX4, AUX2 and AUX0</td>
</tr>
<tr>
<td>00</td>
<td>00000000</td>
<td>Do not select temperature or additional channels</td>
</tr>
<tr>
<td>00</td>
<td>00000000</td>
<td>No averaging</td>
</tr>
<tr>
<td>04</td>
<td>00000100</td>
<td>CRC</td>
</tr>
<tr>
<td>59</td>
<td>01011001</td>
<td>CRC</td>
</tr>
</tbody>
</table>
### 7.5.3.3.2 Configuration 2: Group Write with Response to Command Register without Sampling Parameters Included in Command Frame

**NOTE**

Sampling parameters come from values already stored in the CHANNELS and OVERSMPL registers.

In response to the sample command frame in this example, each bq76PL455A-Q1 in the specified group will sample the channels identified by the values currently stored in the Command Channel Select register (address 3–6) and sample them using the averaging setting currently set in the Averaging register (address 7).

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>Command frame, Group Write with Response = REQ_TYPE, 8-bit Register Addressing, 1 data byte = DATA_SIZE</td>
</tr>
<tr>
<td>01</td>
<td>Target is Group ID = 01</td>
</tr>
<tr>
<td>02</td>
<td>Target Register = 02 (Command Register)</td>
</tr>
<tr>
<td>02</td>
<td>Upper three bits define Command sent to Command register, lower 5 bits is address of highest device in group to respond</td>
</tr>
<tr>
<td>F2</td>
<td>CRC</td>
</tr>
<tr>
<td>9D</td>
<td>CRC</td>
</tr>
</tbody>
</table>

For details on how to interpret the response, refer to Register Details. A simplified overview of the meaning of the data bytes in this example is in the following table.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>Command Frame Init</td>
<td>1</td>
<td>010 (binary)</td>
</tr>
<tr>
<td>Group ID</td>
<td>01</td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td>02</td>
<td></td>
</tr>
<tr>
<td>Data (Command)</td>
<td>02</td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>F2</td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>9D</td>
<td></td>
</tr>
</tbody>
</table>

### 7.5.3.3.3 Configuration 3: Group Write with Response to non-Command Register

**NOTE**

This configuration uses two bytes for addressing and response size.

The sample command frame in this example will read the data currently stored in the Command Channel Select (address 3–6) register. Interpretation of the data bytes is in the left-hand column of the following table. The DATA_SIZE field in the Frame Initialization byte indicates the number of data bytes in the command frame.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>6</td>
<td>5</td>
</tr>
<tr>
<td>Command Frame Init</td>
<td>1</td>
<td>010 (binary)</td>
</tr>
<tr>
<td>Group ID</td>
<td>01</td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td>03</td>
<td></td>
</tr>
<tr>
<td>Data (Address of Highest Device in Group to Respond)</td>
<td>02</td>
<td></td>
</tr>
<tr>
<td>Data (Expected Number of Response Data Bytes – 1)</td>
<td>03</td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>49</td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>44</td>
<td></td>
</tr>
</tbody>
</table>
For details on how to interpret the response, refer to Report Details. A simplified overview of the meaning of the data bytes in this example is in the following table.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A2</td>
<td>1 010 0 001</td>
<td>Command frame, Group Write with Response = REQ_TYPE, 8-bit Register Addressing, 2 data bytes = DATA_SIZE</td>
</tr>
<tr>
<td>01</td>
<td>00000001</td>
<td>Target Group ID = 01</td>
</tr>
<tr>
<td>03</td>
<td>00000011</td>
<td>Target Register = 03 (Command Channel Select Register)</td>
</tr>
<tr>
<td>02</td>
<td>00000010</td>
<td>Address of highest device in target group</td>
</tr>
<tr>
<td>03</td>
<td>00000011</td>
<td>Number of Data Bytes – 1 expected in response (4 bytes in this example)</td>
</tr>
<tr>
<td>49</td>
<td>01001001</td>
<td>CRC</td>
</tr>
<tr>
<td>44</td>
<td>01000100</td>
<td>CRC</td>
</tr>
</tbody>
</table>

The command frame in this example will generate a response frame from each of the two devices targeted by the command frame. Each response frame will contain data stored in the Command Channel Select register of the responding bq76PL455A-Q1. The response frame from the bq76PL455A-Q1 at the highest address in the addressed group will arrive first. If the stored data were FFFF8000 (hex) for the device at Device Address 02 in Group 01 and the data were FFFF0100 (hex) for the device at Device Address 01 in Group ID 01, then the response frames would be as in the following table.

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Response Frame Init</td>
<td>0</td>
<td>0000011 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>FF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>FF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>80</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>00</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>25</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>E4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Response Frame Init</td>
<td>0</td>
<td>0000011 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>FF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>FF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>01</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>00</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>45</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>B4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The second of the two response frames will arrive immediately after the first response frame, so the response will typically appear to be one continuous response. Therefore, it is important to remember that each responding device will respond with a complete response frame with its own Frame Initialization byte, data bytes, and CRC bytes.

7.5.3.3.4 Configuration 4: Group Write with Response to Non-Command Register

**NOTE**

This configuration uses one byte for addressing and response size.

As in the example for Configuration 3, the sample command frame in this example will read the value currently stored in the Command Channel Select (address 3–6) register, but the message to do so is one byte shorter. The expected response frames would be the same as in the example for Configuration 3.
7.5.3.4 Group Write without Response Command Frame

A Group Write without Response command is indicated when FRM_TYPE = 1 and REQ_TYPE = 3 (011 binary). In this example, the register address size is 8-bits (ADDR_SIZE = 0) and the data length written is 1 byte (DATA_SIZE). No Response Frame is expected to be returned.

In response to this example command frame, each bq76PL455A-Q1 in the target group will write the value in the data byte to the target register (the Averaging Register in this example). For more information on the effect of this example command frame, see Register Details.

7.5.3.5 Broadcast Write with Response Command Frame

As with the Single Write and Group Write with Response command frames, the interpretation of the Broadcast Write with Response command frame bytes will be different when the target register is the Command Register (address 2) compared to when the target is another register. Determination of response frame lengths when the command frame targets the Command Register will be by the content of the Channel Select Register of each targeted bq76PL455A-Q1 device.

Broadcast Write command frames do not contain a Device Address/Group ID byte. This is the primary deviation from the examples already provided in the Group Write with Response section.

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Group ID</td>
<td>01</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Register Address</td>
<td>03</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data</td>
<td>62</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>F3</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>25</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

For details on how to interpret the data, refer to Register Details. A simplified overview of the meaning of the data bytes in this example is in the following table.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>01 001</td>
<td>Command frame, Group Write with Response = REQ_TYPE, 8-bit Register Addressing, 1 data byte = DATA_SIZE</td>
</tr>
<tr>
<td>01</td>
<td>00000001</td>
<td>Target is Group ID = 01</td>
</tr>
<tr>
<td>03</td>
<td>00000011</td>
<td>Target Register = 03 (Command Channel Select Register)</td>
</tr>
<tr>
<td>62</td>
<td>011 00010</td>
<td>Upper three bits are Number of Data Bytes – 1 expected in response, lower 5 bits is address of highest device in group to respond</td>
</tr>
<tr>
<td>F3</td>
<td>11110011</td>
<td>CRC (MSB)</td>
</tr>
<tr>
<td>25</td>
<td>00100011</td>
<td>CRC (LSB)</td>
</tr>
</tbody>
</table>

NOTE

Although not recommended, each of the configurations can also use 16-bit register addressing, which would add another byte for the MSB of the register address to the command frame.
With the exception described previously, formation of the Broadcast Write with Response command frames can be in a similar fashion to the various configuration examples in the Group Write with Response, Group_Write_With_Response Command Frame.

As with the Group Write with Response command frames, Broadcast Write with Response command frames can utilize one of two formats to indicate the address of the highest device to respond and the number of bytes expected in response from each targeted device. One format uses one byte to specify both the address of the highest board in the response chain and the number of desired response bytes. The other format uses two bytes to specify the address of the highest responding device and the desired number of response bytes separately (first the address, then the number of bytes-1).

The two command frames that follow provide an example of each format.

An example of the two-byte method (to read the Communication Configuration register):

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Address</td>
<td>1</td>
<td>110 (binary)</td>
<td>0</td>
<td>010 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data (Address of highest responder)</td>
<td>03</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data (Number of response data bytes – 1)</td>
<td>01</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>F6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>8D</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

For further details on how to interpret the data, refer to Register Details. A simplified overview of the meaning of the data bytes in this example is in the following table.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>E2</td>
<td>11100010</td>
<td>Command frame, Broadcast Write with Response = REQ_TYPE, 8-bit Register Addressing, 2 data bytes = DATA_SIZE</td>
</tr>
<tr>
<td>10</td>
<td>00010000</td>
<td>Target Register Address (Communication Configuration Register)</td>
</tr>
<tr>
<td>03</td>
<td>00000011</td>
<td>Address of highest (first) device to respond</td>
</tr>
<tr>
<td>01</td>
<td>00000001</td>
<td>Number of data bytes – 1 expected in response (that is, 2 bytes)</td>
</tr>
<tr>
<td>F6</td>
<td>11110110</td>
<td>CRC (MSB)</td>
</tr>
<tr>
<td>8D</td>
<td>10001101</td>
<td>CRC (LSB)</td>
</tr>
</tbody>
</table>

An example of the one-byte method (to read the Communication Configuration register):

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Address</td>
<td>1</td>
<td>110 (binary)</td>
<td>0</td>
<td>001 (binary)</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Data (Data Size and Address of highest responder)</td>
<td>22</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td>DC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td>1F</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

For further details on how to interpret the data, refer to Register Details. A simplified overview of the meaning of the data bytes in this example is in the following table.

<table>
<thead>
<tr>
<th>BYTE (HEX)</th>
<th>BYTE (BINARY)</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>E1</td>
<td>11100001</td>
<td>Command frame, Broadcast Write with Response = REQ_TYPE, 8-bit Register Addressing, 1 data byte = DATA_SIZE</td>
</tr>
<tr>
<td>10</td>
<td>00010000</td>
<td>Target Register Address (Communication Configuration Register)</td>
</tr>
<tr>
<td>22</td>
<td>001 00010</td>
<td>Upper three bits are Number of Data Bytes – 1 expected in response, lower 5 bits is address of highest device to respond</td>
</tr>
<tr>
<td>DD</td>
<td>11011110</td>
<td>CRC</td>
</tr>
<tr>
<td>EF</td>
<td>11101111</td>
<td>CRC</td>
</tr>
</tbody>
</table>
7.5.3.6 Broadcast Write without Response Command Frame

A Broadcast Write without Response command is indicated when FRM_TYPE = 1 and REQ_TYPE = 7 (111 binary).

In this example, the register address size is 8-bits (ADDR_SIZE = 0) and the data length written is 1 byte (DATA_SIZE). Note that since this command is for all devices, there is no Device Address/Group ID byte in the command frame.

No Response Frame is expected to be returned.

<table>
<thead>
<tr>
<th>Command Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Register Address</td>
<td>1</td>
<td>111</td>
<td></td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td>001</td>
</tr>
<tr>
<td>Data</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>86</td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>3E</td>
</tr>
</tbody>
</table>

This example writes 12 (hex) into one of the Scratchpad Register bytes at address 200 (C8 hex) on all targeted devices. See Register Details for further information on the effects of changing register values.

7.5.4 Response Frame

A Response Frame is indicated when FRM_TYPE = 0. Note that bits 6 through 0 in the Frame Initialization byte use a different format from the Command Frame format, as described in Frame Initialization Byte.

In this example, the response data length is 3 bytes (RESP_BYTES – 1 = 2). There is support for data lengths from 1 through 128 bytes. Since the protocol described here is for a single initiator (microcontroller) system, the initiator is always the intended target of a Response Frame.

If a command frame targets more than one device, responses go back to the initiator first from the device at the highest address in the targeted group, then the next highest address, and so forth until all devices in the targeted group have responded. Each device will respond with a complete response frame, which includes a Frame Initialization byte, one or more data bytes, and two CRC bytes.

If the command frame targets more than one device and the target register of that command frame is the Command Register, then there may be a delay in the responses. This delay is due to the time required for the targeted bq76PL455A-Q1 devices to sample, store, and respond with their newly sampled data. The delay in the responses will be dependent on the sampling period and channel selection configuration of each targeted device.

<table>
<thead>
<tr>
<th>Response Frame Init</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>9B</td>
</tr>
<tr>
<td>Data</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>8C</td>
</tr>
<tr>
<td>Data</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>7D</td>
</tr>
<tr>
<td>CRC (MSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>D4</td>
</tr>
<tr>
<td>CRC (LSB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>B6</td>
</tr>
</tbody>
</table>

7.6 Register Maps

7.6.1 Conventions and Notations

The following conventions are in use throughout the document.

- Keywords that refer to specific software registers are in ALL CAPITALS.
- Each byte in a multi-byte register can be addressed individually. The format is big endian with the most-significant byte stored in the lowest physical address. Data are returned in lowest-to-highest address order.
- Locations marked "RESERVED" should not be written to, and always return 0.
- Bits marked "RESERVED" or "reserved" should be written as 0, unless otherwise specified.
Register Maps (continued)

NOTE
Failure to comply with the preceding two statements may result in unexpected device behavior.

7.6.1.1 Register Usage

All registers, except the Command Register (CMD), operate in the same manner. For all registers except CMD, reading will return the value stored in the addressed register, and writing will store a new value into the addressed register.

The Command Register (CMD) is a special register that accepts commands. A value written to CMD causes the bq76PL455A-Q1 to carry out a specific action and this may include the generation of a response from the bq76PL455A-Q1. For example, a Synchronous Sample command written to CMD causes a response that contains the conversion values for any selected channels.

NOTE
New commands should not be written until the current command is complete and any requested response has been received in its entirety, or a timeout has occurred.

All unused bits in the registers should always be written as 0, unless otherwise noted.

The register space is byte-addressable. Reads or writes can cover any number of bytes. Multi-byte registers (16-bit or 32-bit, and so forth) can read them as individual bytes, one at a time, or as a single register. The most-significant byte of multi-byte registers is stored at the lower address.

User firmware should not write to register addresses shown as "RESERVED" and addresses not shown in Register Summary. Reserved Register Addresses will return zero if read, unless otherwise noted.
### 7.6.2 Register Summary

KEY: ADDR = Address; R = Read; W = Write; R/W = Read/Write; EE = EEPROM; NA = value is volatile storage only and not included in the EEPROM; ‘-’ indicates the location is reserved for future use; (hex value) indicates the default value programmed into the EEPROM location, that will be copied to the associated volatile register upon successful reset initialization; CSUM = Checksum: Y = value included in checksum calculation; N = value not included in calculation.

<table>
<thead>
<tr>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
<th>BITS</th>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>DEFAULT (HEX)</th>
<th>R/W</th>
<th>CSUM(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00–01</td>
<td>0–1</td>
<td>16</td>
<td>SREV</td>
<td>Silicon Revision</td>
<td>0806</td>
<td>N/A</td>
<td>R</td>
</tr>
<tr>
<td>02</td>
<td>2</td>
<td>8</td>
<td>CMD</td>
<td>Command</td>
<td>00</td>
<td>N/A</td>
<td>W</td>
</tr>
<tr>
<td>03–06</td>
<td>3–6</td>
<td>32</td>
<td>CHANNELS</td>
<td>Command channel select</td>
<td>0000</td>
<td>FFFF</td>
<td>R/W</td>
</tr>
<tr>
<td>07</td>
<td>7</td>
<td>8</td>
<td>OVERSMPL</td>
<td>Command averaging (oversampling)</td>
<td>00</td>
<td>7B</td>
<td>R/W</td>
</tr>
<tr>
<td>08–09</td>
<td>8–9</td>
<td>16</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>0A</td>
<td>10</td>
<td>8</td>
<td>ADDR</td>
<td>Device address</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
</tr>
<tr>
<td>0B</td>
<td>11</td>
<td>8</td>
<td>GROUP_ID</td>
<td>(Device) Group Identifier</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
</tr>
<tr>
<td>0C</td>
<td>12</td>
<td>8</td>
<td>DEV_CTRL</td>
<td>Device control</td>
<td>20</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>0D</td>
<td>13</td>
<td>8</td>
<td>NCHAN</td>
<td>Number of channels enabled for conversion</td>
<td>00</td>
<td>10</td>
<td>R/W</td>
</tr>
<tr>
<td>0E</td>
<td>14</td>
<td>8</td>
<td>DEVCONFIG</td>
<td>Device configuration</td>
<td>00</td>
<td>10</td>
<td>R/W</td>
</tr>
<tr>
<td>0F</td>
<td>15</td>
<td>8</td>
<td>PWRCONFIG</td>
<td>Power configuration</td>
<td>00</td>
<td>80</td>
<td>R/W</td>
</tr>
<tr>
<td>10–11</td>
<td>16–17</td>
<td>16</td>
<td>COMCONFIG</td>
<td>Communications configuration</td>
<td>1000</td>
<td>1080</td>
<td>R/W</td>
</tr>
<tr>
<td>12</td>
<td>18</td>
<td>8</td>
<td>TXHOLDOFF</td>
<td>UART Transmitter holdoff</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
</tr>
<tr>
<td>13</td>
<td>19</td>
<td>8</td>
<td>CBCONFIG</td>
<td>Cell balancing (equalization)</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
</tr>
<tr>
<td>14–15</td>
<td>20–21</td>
<td>16</td>
<td>CBENBL</td>
<td>Cell balancing enables</td>
<td>0000</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>16–1D</td>
<td>22–29</td>
<td>64</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>1E–1F</td>
<td>30–31</td>
<td>16</td>
<td>TSTCONFIG</td>
<td>Built-In Self-Test (BIST) configuration</td>
<td>0000</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>20–21</td>
<td>32–33</td>
<td>16</td>
<td>TESTCTRL</td>
<td>BIST control</td>
<td>0000</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>22–24</td>
<td>34–36</td>
<td>24</td>
<td>TEST_ADC</td>
<td>ADC BIST control</td>
<td>0000</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>25</td>
<td>37</td>
<td>8</td>
<td>TESTAUXPU</td>
<td>Test control—AUX pull-up resistors</td>
<td>00</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>26–27</td>
<td>38–39</td>
<td>16</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>28</td>
<td>40</td>
<td>8</td>
<td>CTO</td>
<td>Communications time-out</td>
<td>00</td>
<td>DC</td>
<td>R/W</td>
</tr>
<tr>
<td>29–2B</td>
<td>41–43</td>
<td>24</td>
<td>CTO_CNT</td>
<td>Communications time-out counter</td>
<td>0000</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>2C–31</td>
<td>44–49</td>
<td>40</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0000</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>32</td>
<td>50</td>
<td>8</td>
<td>AM_PER</td>
<td>Auto-monitor period</td>
<td>00</td>
<td>0</td>
<td>R/W</td>
</tr>
<tr>
<td>33–36</td>
<td>51–54</td>
<td>32</td>
<td>AM_CHAN</td>
<td>Auto-monitor channel select</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
</tr>
<tr>
<td>37</td>
<td>55</td>
<td>8</td>
<td>AM OSMPL</td>
<td>Auto-monitor averaging</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
</tr>
<tr>
<td>38–3C</td>
<td>56–60</td>
<td>40</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0000</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>3D</td>
<td>61</td>
<td>8</td>
<td>SMPL_DLY1</td>
<td>Initial sampling delay</td>
<td>00</td>
<td>0</td>
<td>R/W</td>
</tr>
<tr>
<td>3E</td>
<td>62</td>
<td>8</td>
<td>CELL SPER</td>
<td>Cell and die temperature measurement period</td>
<td>00</td>
<td>BC</td>
<td>R/W</td>
</tr>
<tr>
<td>3F–42</td>
<td>63–66</td>
<td>32</td>
<td>AUX SPER</td>
<td>AUX channels sampling period</td>
<td>0000</td>
<td>4444</td>
<td>R/W</td>
</tr>
<tr>
<td>43–44</td>
<td>67–68</td>
<td>16</td>
<td>TEST SPER</td>
<td>ADC test sampling period</td>
<td>0000</td>
<td>F999</td>
<td>R/W</td>
</tr>
<tr>
<td>45–4F</td>
<td>69–79</td>
<td>88</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>50</td>
<td>80</td>
<td>8</td>
<td>SHDN_STS</td>
<td>Shutdown recovery status</td>
<td>00</td>
<td>N/A</td>
<td>R</td>
</tr>
<tr>
<td>51</td>
<td>81</td>
<td>8</td>
<td>STATUS</td>
<td>Device status</td>
<td>81(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>52–53</td>
<td>82–83</td>
<td>16</td>
<td>FAULT_SUM</td>
<td>Fault summary</td>
<td>0100(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>54–55</td>
<td>84–85</td>
<td>16</td>
<td>FAULT_UV</td>
<td>Undervoltage faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>56–57</td>
<td>86–87</td>
<td>16</td>
<td>FAULT_OV</td>
<td>Overvoltage faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>58–59</td>
<td>88–89</td>
<td>16</td>
<td>FAULT_AUX</td>
<td>AUX threshold exceeded faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
<tr>
<td>5A–5B</td>
<td>90–91</td>
<td>16</td>
<td>FAULT_2UV</td>
<td>Comparator UV faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
</tr>
</tbody>
</table>
Table 7. Register Summary (continued)

<table>
<thead>
<tr>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
<th>BITS</th>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>DEFAULT (HEX) RAM(2)</th>
<th>EE(3)</th>
<th>R/W</th>
<th>CSUM(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>5C–5D</td>
<td>92–93</td>
<td>16</td>
<td>FAULT_2OV</td>
<td>Comparator OV faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>5E–5F</td>
<td>94–95</td>
<td>16</td>
<td>FAULT_COM</td>
<td>Communication faults</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>60</td>
<td>96</td>
<td>8</td>
<td>FAULT_SYS</td>
<td>System fault</td>
<td>80(4)</td>
<td>N/A</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>61–62</td>
<td>97–98</td>
<td>16</td>
<td>FAULT_DEV</td>
<td>Device fault</td>
<td>0000(4)</td>
<td>N/A</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>63</td>
<td>99</td>
<td>8</td>
<td>FAULT_GPI</td>
<td>General purpose input (GPIO) fault</td>
<td>00(4)</td>
<td>N/A</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>64–67</td>
<td>100–103</td>
<td>32</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>68–69</td>
<td>104–105</td>
<td>16</td>
<td>MASK_COMM</td>
<td>Communications FAULT mask register</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>6A</td>
<td>106</td>
<td>8</td>
<td>MASK_SYS</td>
<td>System FAULT mask register</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>6B–6C</td>
<td>107–108</td>
<td>16</td>
<td>MASK_DEV</td>
<td>Chip FAULT mask register</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>6D</td>
<td>109</td>
<td>8</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>6E–6F</td>
<td>110–111</td>
<td>16</td>
<td>FO_CTRL</td>
<td>FAULT output control</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>70–77</td>
<td>112–119</td>
<td>64</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>78</td>
<td>120</td>
<td>8</td>
<td>GPIO_DIR</td>
<td>GPIO direction control</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>79</td>
<td>121</td>
<td>8</td>
<td>GPIO_OUT</td>
<td>GPIO output control</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>7A</td>
<td>122</td>
<td>8</td>
<td>GPIO PU</td>
<td>GPIO pull-up resistor control</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>7B</td>
<td>123</td>
<td>8</td>
<td>GPIO_PD</td>
<td>GPIO pull-down resistor control</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>7C</td>
<td>124</td>
<td>8</td>
<td>GPIO_IN</td>
<td>GPIO input value</td>
<td>00</td>
<td>N/A</td>
<td>R</td>
<td>N</td>
</tr>
<tr>
<td>7D</td>
<td>125</td>
<td>8</td>
<td>GPFLT_IN</td>
<td>GPIO input 0/1 FAULT assertion state</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>7.00E–81</td>
<td>126–129</td>
<td>32</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>82–85</td>
<td>130–133</td>
<td>32</td>
<td>MAGIC1</td>
<td>&quot;Magic&quot; value enables EEPROM write</td>
<td>0000</td>
<td>0000</td>
<td>W</td>
<td>N</td>
</tr>
<tr>
<td>86–8B</td>
<td>134–139</td>
<td>48</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>8C</td>
<td>140</td>
<td>8</td>
<td>COMP_UV</td>
<td>Comparator undervoltage threshold</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>8D</td>
<td>141</td>
<td>8</td>
<td>COMP_OV</td>
<td>Comparator overvoltage threshold</td>
<td>00</td>
<td>FE</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>8E–8F</td>
<td>142–143</td>
<td>16</td>
<td>CELL_UV</td>
<td>Cell undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>90–91</td>
<td>144–145</td>
<td>16</td>
<td>CELL_OV</td>
<td>Cell overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>92–93</td>
<td>146–147</td>
<td>16</td>
<td>AUX0_UV</td>
<td>AUX0 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>94–95</td>
<td>148–149</td>
<td>16</td>
<td>AUX0_OV</td>
<td>AUX0 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>96–97</td>
<td>150–151</td>
<td>16</td>
<td>AUX1_UV</td>
<td>AUX1 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>98–99</td>
<td>152–153</td>
<td>16</td>
<td>AUX1_OV</td>
<td>AUX1 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>9A–9B</td>
<td>154–155</td>
<td>16</td>
<td>AUX2_UV</td>
<td>AUX2 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>9C–9D</td>
<td>156–157</td>
<td>16</td>
<td>AUX2_OV</td>
<td>AUX2 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>9E–9F</td>
<td>158–159</td>
<td>16</td>
<td>AUX3_UV</td>
<td>AUX3 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>A0–A1</td>
<td>160–161</td>
<td>16</td>
<td>AUX3_OV</td>
<td>AUX3 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>A2–A3</td>
<td>162–163</td>
<td>16</td>
<td>AUX4_UV</td>
<td>AUX4 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>A4–A5</td>
<td>164–165</td>
<td>16</td>
<td>AUX4_OV</td>
<td>AUX4 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>A6–A7</td>
<td>166–167</td>
<td>16</td>
<td>AUX5_UV</td>
<td>AUX5 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>A8–A9</td>
<td>168–169</td>
<td>16</td>
<td>AUX5_OV</td>
<td>AUX5 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>AA–AB</td>
<td>170–171</td>
<td>16</td>
<td>AUX6_UV</td>
<td>AUX6 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>AC–AD</td>
<td>172–173</td>
<td>16</td>
<td>AUX6_OV</td>
<td>AUX6 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>AE–AF</td>
<td>174–175</td>
<td>16</td>
<td>AUX7_UV</td>
<td>AUX7 undervoltage threshold</td>
<td>0000</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>B0–B1</td>
<td>176–177</td>
<td>16</td>
<td>AUX7_OV</td>
<td>AUX7 overvoltage threshold</td>
<td>0000</td>
<td>FFC0</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>B2–BD</td>
<td>178–189</td>
<td>96</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0000</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>BE–C5</td>
<td>190–197</td>
<td>64</td>
<td>LOT_NUM</td>
<td>Device Lot Number</td>
<td>00</td>
<td>Factory(5)</td>
<td>R</td>
<td>N</td>
</tr>
<tr>
<td>C6–C7</td>
<td>198–199</td>
<td>16</td>
<td>SER_NUM</td>
<td>Device Serial Number</td>
<td>00</td>
<td>Factory(5)</td>
<td>R</td>
<td>N</td>
</tr>
<tr>
<td>C8–CF</td>
<td>200–207</td>
<td>64</td>
<td>SCRATCH</td>
<td>User-defined data</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>D0–D1</td>
<td>208–209</td>
<td>16</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>D2</td>
<td>210</td>
<td>8</td>
<td>VSOFFSET</td>
<td>ADC voltage offset correction</td>
<td>00</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
</tbody>
</table>
## Table 7. Register Summary (continued)

<table>
<thead>
<tr>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
<th>BITS</th>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>DEFAULT (HEX)</th>
<th>R/W</th>
<th>CSUM(3)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>RAM(1)</td>
<td>EE(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>D3</td>
<td>211</td>
<td>8</td>
<td>VSGAIN</td>
<td>ADC voltage gain correction</td>
<td>00</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>D4-D5</td>
<td>212–213</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX0 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>D6-D7</td>
<td>214–215</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX1 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>D8-D9</td>
<td>216–217</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX2 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>DA-DB</td>
<td>218–219</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX3 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>DC-DD</td>
<td>220–221</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX4 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>DE-DF</td>
<td>222–223</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX5 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>E0–E1</td>
<td>224–225</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX6 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>E2–E3</td>
<td>226–227</td>
<td>16</td>
<td>AXOFFSET</td>
<td>AUX7 ADC offset correction</td>
<td>0000</td>
<td>R/W</td>
<td>Y</td>
</tr>
<tr>
<td>E4–E5</td>
<td>228–229</td>
<td>16</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>E6–ED</td>
<td>230–237</td>
<td>64</td>
<td>TSTR_ECC</td>
<td>ECC Test Results</td>
<td>00…</td>
<td>N/A</td>
<td>R</td>
</tr>
<tr>
<td>EE–EF</td>
<td>238–239</td>
<td>16</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>0</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>F0–F3</td>
<td>240–243</td>
<td>32</td>
<td>CSUM</td>
<td>Saved checksum value</td>
<td>1234 5678</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>F4–F7</td>
<td>244–247</td>
<td>32</td>
<td>CSUM_RSLT</td>
<td>Checksum Readout</td>
<td>0000</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>F8–F9</td>
<td>248–249</td>
<td>16</td>
<td>TEST_CSUM</td>
<td>Checksum Test Result</td>
<td>0000</td>
<td>R/W</td>
<td>N</td>
</tr>
<tr>
<td>FA</td>
<td>250</td>
<td>8</td>
<td>EE_BURN</td>
<td>EEPROM Burn Count; up-counter</td>
<td>FA</td>
<td>R</td>
<td>N</td>
</tr>
<tr>
<td>FB</td>
<td>251</td>
<td>8</td>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>00</td>
<td>—</td>
<td>R/W</td>
</tr>
<tr>
<td>FC–FF</td>
<td>252–255</td>
<td>32</td>
<td>MAGIC2</td>
<td>&quot;Magic&quot; value enables EEPROM write</td>
<td>0000</td>
<td>W</td>
<td>N</td>
</tr>
</tbody>
</table>

1. Initial value loaded at device RESET or POR.
2. Value stored in EEPROM from factory may be overwritten by the user. This value is loaded after initial RESET or POR value (see note (1)) only if the ECC is valid or correctable for the block.
3. CSUM: This register is included (‘Y’) or not included (‘N”) in the USER checksum calculation.
4. Value shown after wakeup and only the FAULT_SYS[SYS_RESET] fault conditions exist.
5. Factory programmed values will vary from device to device.
6. This register value is set indirectly by the contents of all register values included in the checksum. The value updates after any register change for registers included in the checksum.

## Table 8. Registers in Alphabetical Order

<table>
<thead>
<tr>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDR</td>
<td>Device address</td>
<td>0A</td>
<td>10</td>
</tr>
<tr>
<td>AM_CHAN</td>
<td>Auto-monitor channel select</td>
<td>33–36</td>
<td>51–54</td>
</tr>
<tr>
<td>AM_OSMPL</td>
<td>Auto-monitor averaging</td>
<td>37</td>
<td>55</td>
</tr>
<tr>
<td>AM_PER</td>
<td>Auto-monitor period</td>
<td>32</td>
<td>50</td>
</tr>
<tr>
<td>AUX_SPER</td>
<td>AUX channels sampling period</td>
<td>3F–42</td>
<td>63–66</td>
</tr>
<tr>
<td>AUX0_OV</td>
<td>AUX0 overvoltage threshold</td>
<td>94–95</td>
<td>148–149</td>
</tr>
<tr>
<td>AUX0_UV</td>
<td>AUX0 undervoltage threshold</td>
<td>92–93</td>
<td>146–147</td>
</tr>
<tr>
<td>AUX1_OV</td>
<td>AUX1 overvoltage threshold</td>
<td>98–99</td>
<td>152–153</td>
</tr>
<tr>
<td>AUX1_UV</td>
<td>AUX1 undervoltage threshold</td>
<td>96–97</td>
<td>150–151</td>
</tr>
<tr>
<td>AUX2_OV</td>
<td>AUX2 overvoltage threshold</td>
<td>9C–9D</td>
<td>156–157</td>
</tr>
<tr>
<td>AUX2_UV</td>
<td>AUX2 undervoltage threshold</td>
<td>9A–9B</td>
<td>154–155</td>
</tr>
<tr>
<td>AUX3_OV</td>
<td>AUX3 overvoltage threshold</td>
<td>A0–A1</td>
<td>160–161</td>
</tr>
<tr>
<td>AUX3_UV</td>
<td>AUX3 undervoltage threshold</td>
<td>9E–9F</td>
<td>158–159</td>
</tr>
<tr>
<td>AUX4_OV</td>
<td>AUX4 overvoltage threshold</td>
<td>A4–A5</td>
<td>164–165</td>
</tr>
<tr>
<td>AUX4_UV</td>
<td>AUX4 undervoltage threshold</td>
<td>A2–A3</td>
<td>162–163</td>
</tr>
<tr>
<td>AUX5_OV</td>
<td>AUX5 overvoltage threshold</td>
<td>A8–A9</td>
<td>168–169</td>
</tr>
</tbody>
</table>
Table 8. Registers in Alphabetical Order (continued)

<table>
<thead>
<tr>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>AUX5_UV</td>
<td>AUX5 undervoltage threshold</td>
<td>A6–A7</td>
<td>166–167</td>
</tr>
<tr>
<td>AUX6_OV</td>
<td>AUX6 overvoltage threshold</td>
<td>AC–AD</td>
<td>172–173</td>
</tr>
<tr>
<td>AUX6_UV</td>
<td>AUX6 undervoltage threshold</td>
<td>AA–AB</td>
<td>170–171</td>
</tr>
<tr>
<td>AUX7_OV</td>
<td>AUX7 overvoltage threshold</td>
<td>B0–B1</td>
<td>176–177</td>
</tr>
<tr>
<td>AUX7_UV</td>
<td>AUX7 undervoltage threshold</td>
<td>AE–AF</td>
<td>174–175</td>
</tr>
<tr>
<td>AX0OFFSET</td>
<td>AX0 ADC offset correction</td>
<td>D4–D5</td>
<td>212–213</td>
</tr>
<tr>
<td>AX1OFFSET</td>
<td>AX1 ADC offset correction</td>
<td>D6–D7</td>
<td>214–215</td>
</tr>
<tr>
<td>AX2OFFSET</td>
<td>AX2 ADC offset correction</td>
<td>D8–D9</td>
<td>216–217</td>
</tr>
<tr>
<td>AX3OFFSET</td>
<td>AX3 ADC offset correction</td>
<td>DA–DB</td>
<td>218–219</td>
</tr>
<tr>
<td>AX4OFFSET</td>
<td>AX4 ADC offset correction</td>
<td>DC–DD</td>
<td>220–221</td>
</tr>
<tr>
<td>AX5OFFSET</td>
<td>AX5 ADC offset correction</td>
<td>DE–DF</td>
<td>222–223</td>
</tr>
<tr>
<td>AX6OFFSET</td>
<td>AX6 ADC offset correction</td>
<td>E0–E1</td>
<td>224–225</td>
</tr>
<tr>
<td>AX7OFFSET</td>
<td>AX7 ADC offset correction</td>
<td>E2–E3</td>
<td>226–227</td>
</tr>
<tr>
<td>CBCONFIG</td>
<td>Cell balancing (equalization) config</td>
<td>13</td>
<td>19</td>
</tr>
<tr>
<td>CBENBL</td>
<td>Cell balancing enables</td>
<td>14–15</td>
<td>20–21</td>
</tr>
<tr>
<td>CELL_OV</td>
<td>Cell overvoltage threshold</td>
<td>90–91</td>
<td>144–145</td>
</tr>
<tr>
<td>CELL_SPER</td>
<td>Cell and die temperature measurement period</td>
<td>3E</td>
<td>62</td>
</tr>
<tr>
<td>CELL_UV</td>
<td>Cell undervoltage threshold</td>
<td>8E–8F</td>
<td>142–143</td>
</tr>
<tr>
<td>CHANNELS</td>
<td>Command channel select</td>
<td>03–06</td>
<td>3–6</td>
</tr>
<tr>
<td>CMD</td>
<td>Command</td>
<td>02</td>
<td>2</td>
</tr>
<tr>
<td>COMCONFIG</td>
<td>Communications configuration</td>
<td>10–11</td>
<td>16–17</td>
</tr>
<tr>
<td>COMP_OV</td>
<td>Comparator overvoltage threshold</td>
<td>8D</td>
<td>141</td>
</tr>
<tr>
<td>COMP_UV</td>
<td>Comparator undervoltage threshold</td>
<td>8C</td>
<td>140</td>
</tr>
<tr>
<td>CSUM</td>
<td>Saved checksum value</td>
<td>F0–F3</td>
<td>240–243</td>
</tr>
<tr>
<td>CSUM_RSLT</td>
<td>Checksum Readout</td>
<td>F4–F7</td>
<td>244–247</td>
</tr>
<tr>
<td>CTO</td>
<td>Communications time-out</td>
<td>28</td>
<td>40</td>
</tr>
<tr>
<td>CTO_CNT</td>
<td>Communications time-out counter</td>
<td>29–2B</td>
<td>41–43</td>
</tr>
<tr>
<td>DEV_CTRL</td>
<td>Device control</td>
<td>0C</td>
<td>12</td>
</tr>
<tr>
<td>DEVCONFIG</td>
<td>Device configuration</td>
<td>0E</td>
<td>14</td>
</tr>
<tr>
<td>EE_BURN</td>
<td>EEPROM Burn Count; up-counter</td>
<td>FA</td>
<td>250</td>
</tr>
<tr>
<td>FAULT_AUX</td>
<td>AUX threshold exceeded faults</td>
<td>58–59</td>
<td>88–89</td>
</tr>
<tr>
<td>FAULT_COM</td>
<td>Communication faults</td>
<td>5E–5F</td>
<td>94–95</td>
</tr>
<tr>
<td>FAULT_2OV</td>
<td>Comparator OV faults</td>
<td>5C–5D</td>
<td>92–93</td>
</tr>
<tr>
<td>FAULT_2UV</td>
<td>Comparator UV faults</td>
<td>5A–5B</td>
<td>90–91</td>
</tr>
<tr>
<td>FAULT_DEV</td>
<td>Device fault</td>
<td>61–62</td>
<td>97–98</td>
</tr>
<tr>
<td>FAULT_GPI</td>
<td>General purpose input (GPIO) fault</td>
<td>63</td>
<td>99</td>
</tr>
<tr>
<td>FAULT_OV</td>
<td>Overvoltage faults</td>
<td>56–57</td>
<td>86–87</td>
</tr>
<tr>
<td>FAULT_SUM</td>
<td>Fault summary</td>
<td>52–53</td>
<td>82–83</td>
</tr>
<tr>
<td>FAULT_SYS</td>
<td>System fault</td>
<td>60</td>
<td>96</td>
</tr>
<tr>
<td>FAULT_UV</td>
<td>Undervoltage faults</td>
<td>54–55</td>
<td>84–85</td>
</tr>
<tr>
<td>FO_CTRL</td>
<td>FAULT output control</td>
<td>6E–6F</td>
<td>110–111</td>
</tr>
<tr>
<td>GP_FLT_IN</td>
<td>GPIO input 0/1 FAULT assertion state</td>
<td>7D</td>
<td>125</td>
</tr>
<tr>
<td>GPIO_DIR</td>
<td>GPIO direction control</td>
<td>78</td>
<td>120</td>
</tr>
<tr>
<td>GPIO_IN</td>
<td>GPIO input value</td>
<td>7C</td>
<td>124</td>
</tr>
<tr>
<td>GPIO_OUT</td>
<td>GPIO output control</td>
<td>79</td>
<td>121</td>
</tr>
<tr>
<td>GPIO_PD</td>
<td>GPIO pull-down resistor control</td>
<td>7B</td>
<td>123</td>
</tr>
<tr>
<td>GPIO_PU</td>
<td>GPIO pull-up resistor control</td>
<td>7A</td>
<td>122</td>
</tr>
</tbody>
</table>
Table 8. Registers in Alphabetical Order (continued)

<table>
<thead>
<tr>
<th>NAME</th>
<th>DESCRIPTION</th>
<th>ADDR HEX</th>
<th>ADDR DECIMAL</th>
</tr>
</thead>
<tbody>
<tr>
<td>GROUP_ID</td>
<td>(Device) Group Identifier</td>
<td>0B</td>
<td>11</td>
</tr>
<tr>
<td>LOT_NUM</td>
<td>Die Lot Identifier</td>
<td>BE–C5</td>
<td>190–197</td>
</tr>
<tr>
<td>MAGIC1</td>
<td>&quot;Magic&quot; value enables EEPROM write</td>
<td>82–85</td>
<td>130–133</td>
</tr>
<tr>
<td>MAGIC2</td>
<td>&quot;Magic&quot; value enables EEPROM write</td>
<td>FC–FF</td>
<td>252–255</td>
</tr>
<tr>
<td>MASK_COMM</td>
<td>Communications FAULT mask register</td>
<td>68–69</td>
<td>104–105</td>
</tr>
<tr>
<td>MASK_DEV</td>
<td>Chip FAULT mask register</td>
<td>6B–6C</td>
<td>107–108</td>
</tr>
<tr>
<td>MASK_SYS</td>
<td>System FAULT mask register</td>
<td>6A</td>
<td>106</td>
</tr>
<tr>
<td>NCHAN</td>
<td>Number of channels enabled for conversion</td>
<td>0D</td>
<td>13</td>
</tr>
<tr>
<td>OVERSMPL</td>
<td>Command averaging (oversampling)</td>
<td>07</td>
<td>7</td>
</tr>
<tr>
<td>PWRCONFIG</td>
<td>Power configuration</td>
<td>0F</td>
<td>15</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>08-09</td>
<td>9-Aug</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>16–1D</td>
<td>22–29</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>26–27</td>
<td>38–39</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>2C–31</td>
<td>44–49</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>32</td>
<td>50</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>33–36</td>
<td>51–54</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>37</td>
<td>55</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>38–3C</td>
<td>56–60</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>45–4F</td>
<td>69–79</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>64–67</td>
<td>100–103</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>6D</td>
<td>109</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>70–77</td>
<td>112–119</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>7.00E–81</td>
<td>126–129</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>86–8B</td>
<td>134–139</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>B2–BD</td>
<td>178–189</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>D0–D1</td>
<td>208–209</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>E4–E5</td>
<td>228–229</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>EE–EF</td>
<td>238–239</td>
</tr>
<tr>
<td>RESERVED</td>
<td>Reserved for future use</td>
<td>FB</td>
<td>251</td>
</tr>
<tr>
<td>SCRATCH</td>
<td>User-defined data</td>
<td>C8–CF</td>
<td>200–207</td>
</tr>
<tr>
<td>SER_NUM</td>
<td>Device serial number</td>
<td>C6–C7</td>
<td>198–199</td>
</tr>
<tr>
<td>SHDN_STS</td>
<td>Shutdown recovery status</td>
<td>50</td>
<td>80</td>
</tr>
<tr>
<td>SMPL_DLY1</td>
<td>Initial sampling delay</td>
<td>3D</td>
<td>61</td>
</tr>
<tr>
<td>SREV</td>
<td>Silicon Revision</td>
<td>00–01</td>
<td>0–1</td>
</tr>
<tr>
<td>STATUS</td>
<td>Device status</td>
<td>51</td>
<td>81</td>
</tr>
<tr>
<td>TEST_ADC</td>
<td>ADC BIST control</td>
<td>22–24</td>
<td>34–36</td>
</tr>
<tr>
<td>TEST_CSUM</td>
<td>Checksum Test Result</td>
<td>F8–F9</td>
<td>248–249</td>
</tr>
<tr>
<td>TEST_SPER</td>
<td>ADC test sampling period</td>
<td>43–44</td>
<td>67–68</td>
</tr>
<tr>
<td>TESTAUXPU</td>
<td>Test control—AUX pull-up resistors</td>
<td>25</td>
<td>37</td>
</tr>
<tr>
<td>TESTCTRL</td>
<td>BIST control</td>
<td>20–21</td>
<td>32–33</td>
</tr>
<tr>
<td>TSTCONFIG</td>
<td>Built-In Self-Test (BIST) configuration</td>
<td>1E–1F</td>
<td>30–31</td>
</tr>
<tr>
<td>TSTR_ECC</td>
<td>ECC Test Results</td>
<td>E6–ED</td>
<td>230–237</td>
</tr>
<tr>
<td>TXHOLDOFF</td>
<td>UART Transmitter holdoff</td>
<td>12</td>
<td>18</td>
</tr>
<tr>
<td>VSGAIN</td>
<td>ADC voltage gain correction</td>
<td>D3</td>
<td>211</td>
</tr>
<tr>
<td>VSOFFSET</td>
<td>ADC voltage offset correction</td>
<td>D2</td>
<td>210</td>
</tr>
</tbody>
</table>
7.6.3 Register Details

NOTE
The terms "Write without Response", "Write", and "write" are equivalent and synonymous. The words "Read" and "read" are equivalent to "Write with Response".

7.6.3.1 SREV 0x00-01 (0-1) Device Version
This register provides the digital and analog die revisions used in the bq76PL455A-Q1 device.

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:8]</td>
<td>DDIE_VER</td>
<td>Digital die version number (byte address 0)</td>
</tr>
<tr>
<td>[7:0]</td>
<td>ADIE_VER</td>
<td>Analog die version number (byte address 1)</td>
</tr>
</tbody>
</table>

7.6.3.2 CMD 0x02 (2) Command
Write_With_Response requests directly targeted to this register cause the specified command to execute and the corresponding results to return a response. The number of bytes returned will be based on the bits selected in the CHANNELS register. Some bits in the CHANNELS register have more than one value returned, refer to their descriptions under the CHANNELS register.

NOTE
This transaction will return results from the command, not a read of register values.

It is not possible to read the last value written to this register. Indirect reads of this register produce an undefined value for this register.

A command sent to this register without writing the CHANNELS or OVERSMPL registers in the same frame uses the values currently in those registers. If a command writes the CHANNELS or OVERSMPL registers in the same frame then sends the command to the register, the new register values will overwrite the current register values and the execution of the command uses the new values.

Requested values return MSB first in the order that they exist in the CHANNELS register, starting with the MSB (Cell 16, Cell 15 ...). No values return for bits not selected in the CHANNELS register.

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>Reserved</td>
<td>Write these bits as 0.</td>
</tr>
</tbody>
</table>
| [5]     | RQST (with auto-monitor) | Note: Disable automatic sampling (auto-monitor) before using this command to avoid the automatic value overwriting the synchronously sampled value and unexpected delays in the returned data set.  

= 0 Synchronously sample channels—If this COMMAND is set by a Write With Response request, the values will be sampled and returned. If set by a Write Without Response request, they will only be sampled and stored.  

= 1 Read sampled values—If this COMMAND is set by a Write_With_Response request, the current set of sampled values will be returned. The response will wait for any ongoing sampling to complete (either manually requested or auto-monitor), so returned values will be from the same set of samples. (If auto-monitor is only sampling a subset of the requested channels, it is possible data will be from two sample sets. To avoid this, disable auto-monitor before requesting a new sample.).  

If this COMMAND is set by a Write_Without_Response request, it will have no effect.  

| [5]     | RQST (without auto-monitor) | = 0 Synchronously sample channels—If this COMMAND is set by a Write With Response request, the values will be sampled and returned. If set by a Write Without Response request, they will only be sampled and stored.  

= 1 Read sampled values—If this COMMAND is set by a Write_With_Response request, the current set of sampled values will be returned. The response will wait for any ongoing sampling to complete so returned values will be from the same set of samples.  

If this COMMAND is set by a Write_Without_Response request, it will have no effect.  

| [4:0]   | resp_addr     | If set by a Broadcast_Write_With_Response or Group_Write_With_Response request, devices will respond in successive order. These bits set the address of the highest device in the group/set to respond. This value has no effect for other transaction types. |
7.6.3.3 CHANNELS 0x03–06 (3–6) Channel Select

When the indicated bit is set, the named channel is included when a CMD (COMMAND) is executed in the Command register.

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:16]</td>
<td>CMD_VSEL</td>
<td>This bitmask determines which battery cell voltages are used when a COMMAND is executed. CMD_VSEL[0] (bit 16) corresponds to cell 1, bit 31 corresponds to cell 16. For each bit in this field: 0 = Do not include this cell voltage. 1 = Include this cell voltage.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>CMD_ASEL</td>
<td>This bitmask determines which auxiliary channels are used when a COMMAND is executed. CMD_ASEL[0] (bit 8) corresponds to AUX0. For each bit in this field: 0 = Do not include this AUX channel. 1 = include this AUX channel.</td>
</tr>
<tr>
<td>[7]</td>
<td>CMD_GTSEL</td>
<td>Digital die temperature. Usually used as part of self-testing.</td>
</tr>
<tr>
<td>[6]</td>
<td>CMD_HTSEL</td>
<td>Analog die temperature. Usually used as part of self-testing.</td>
</tr>
<tr>
<td>[5]</td>
<td>CMD_V18SEL</td>
<td>VDD18 internal digital supply. Usually used as part of self-testing.</td>
</tr>
<tr>
<td>[2]</td>
<td>CMD_REFSEL</td>
<td>4.5-V analog die reference (window comparator ref) is included when a COMMAND is executed. This bit selects both the 4.5-V reference and the ground output from the reference MUX. Sampling and reporting will be 4.5 V and then ground. This command is generally used for self-testing purposes.</td>
</tr>
<tr>
<td>[1]</td>
<td>CMD_MODULESEL</td>
<td>Sum-of-cells (VMODULE) monitor is included when a COMMAND is executed. Two conversions are performed to get this value, but only the average of the two is stored and reported. TSTCONFIG[MODULE_MON_EN] is used to enable the MODULE measurement. When TSTCONFIG[MODULE_MON_EN] = 0, but CMD_MODULESEL = 1, then ground will be measured. This selection is generally used for self-testing purposes.</td>
</tr>
<tr>
<td>[0]</td>
<td>CMD_VMONSEL</td>
<td>VM (negative supply charge pump) voltage monitor. TST_CONFIG[VM_MON_EN] is used to enable the measurement. This selection is generally used for self-testing purposes.</td>
</tr>
</tbody>
</table>

7.6.3.4 OVERSMPL 0x07 (7) Command Oversampling

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>CMD_OVS_CYCLE</td>
<td>This bit only applies to voltage and AUX averaging (oversampling). Average channels by sampling multiple times on the same channel before changing channel. The initial sample period for the first sample on each channel is made per the respective ADC_PERIOD_VOL and ADC_PERIOD_AUXx time period settings, and then each subsequent average occurs at the respective CMD_OVS_HPER and CMD_OVS_GPER period settings. Average channels by cycling through all channels one sample per channel before resampling. All voltage averages are completed before any AUX sampling begins and then all AUX are completed before anything else. The settling time before voltage sampling is set by ADC_PERIOD_VOL and the settling time before AUX sampling is set by ADC_PERIOD_AUXx.</td>
</tr>
</tbody>
</table>
| [6:5] | CMD_OVS_HPER     | = 3 CMD_OVS_HPER sets the averaging period for the:  
• Internal temperature measurement of the analog die  
• 4.5-V voltage reference of the analog die  
• VM monitor  
• Sum-of-cells (VMODULE) monitor  
When CMD_OVS_CYCLE = 0, this value also sets the period for the averaging on all the cell voltage channels. These bits must be set to 3 (0b11), which selects 12.6 µs as the average period. Other settings are Reserved and should not be used. |
CMD_OVS_GPER sets the averaging period for:
  • Internal temperature measurement of the digital die. Note that although CMD_OVS_GPER bits set the timing for the internal temperature measurement of the digital die, averaging is not used for this measurement.
  • VDD18
When CMD_OVS_CYCLE = 0, this value also sets the period for the averaging on all the auxiliary channels.

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>4.13 μs</td>
</tr>
<tr>
<td>1</td>
<td>5.96 μs</td>
</tr>
<tr>
<td>2</td>
<td>8.02 μs</td>
</tr>
<tr>
<td>3</td>
<td>12.6 μs</td>
</tr>
</tbody>
</table>

This setting is recommended for best accuracy in most designs. See the Application and Implementation section for detailed information on using other settings.

CMD_OVSMP sets the number of times each ADC converted value will be averaged before being stored. Each converted signal will be sampled the requested number of times, averaged, and the results convergent rounded to 16 bits.

<table>
<thead>
<tr>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Single sample (no averaging)</td>
</tr>
<tr>
<td>1</td>
<td>2 samples are averaged.</td>
</tr>
<tr>
<td>2</td>
<td>4 samples are averaged.</td>
</tr>
<tr>
<td>3</td>
<td>8 samples are averaged.</td>
</tr>
<tr>
<td>4</td>
<td>16 samples are averaged.</td>
</tr>
<tr>
<td>5</td>
<td>32 samples are averaged.</td>
</tr>
<tr>
<td>6–7</td>
<td>Reserved, do not use this value.</td>
</tr>
</tbody>
</table>

7.6.3.5 ADDR 0x0A (10) Device Address

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:5]</td>
<td>RSVD</td>
<td>Reserved — always write as zero.</td>
</tr>
<tr>
<td>[4:0]</td>
<td>DEV_ADDR</td>
<td>These bits set the device address that the device will respond. These bits can only be written when AUTO_ADDRESS is set to 1. Otherwise, writes to these bits are ignored. The address may also be stored and loaded from EEPROM or using GPIO bits. See text for details.</td>
</tr>
</tbody>
</table>

7.6.3.6 GROUP_ID 0x0B (11) Group ID

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[3:0]</td>
<td>GROUP_ID</td>
<td>These bits set the lower 4 bits of the group identifier that the device will respond to for Group Broadcast requests. The upper 4 bits of the group identifier are fixed at 0 and cannot be changed.</td>
</tr>
</tbody>
</table>

7.6.3.7 DEV_CTRL 0x0C (12) Device Control

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>SOFT_RESET</td>
<td>Writing a ‘1’ will return the device to its reset state, causing it to rerun its initialization sequence. This bit is self-clearing and will always return ‘0’ when read.</td>
</tr>
<tr>
<td>[6]</td>
<td>PWRDN</td>
<td>Writing a ‘1’ will cause the device to shut down. This is usually broadcast to the entire stack of ICs to shut down all of the bq76PL455A-Q1 devices at the same time.</td>
</tr>
<tr>
<td>[5]</td>
<td>STACK_WAKE</td>
<td>Writing a ‘1’ will cause a wakeup tone to be sent from the high-side communication interface to the next device up the stack. Note that setting this bit blocks communication to devices higher in the stack until the wakeup tone sequence is complete. The time it takes to complete the stack wake sequence is dependent on the state and number of devices in the stack. This bit is self-clearing and will return ‘1’ while a wakeup tone is in process, and ‘0’ after it has completed.</td>
</tr>
</tbody>
</table>
**WRITE_EEPROM**

Writing a ‘1’ while MAGIC1 is set to 0x8C2DB194 and MAGIC2 is set to 0xA375E60F causes the EEPROM to save (be programmed with) the current register values. This bit is self-clearing and will return ‘1’ while the programming cycle is in progress, and ‘0’ after the programming cycle is complete. This bit should not be written while a programming cycle is in progress. Normal EEPROM burns require COMM_PD_PER >= 3. For COMM_PD_PER settings smaller than this, the user should have the device perform the following steps:

1. Set CCNT_RST_OFF = 1
2. Set COMM_TIM_CNT = 0x1000
3. Burn as normal

Do not write to registers while a programming cycle is in progress.
Do not shut down the device while a programming cycle is in progress.

**AUTO_ADDRESS**

If ADDR_SEL = 0, writing a ‘1’ will cause the device to sample the GPIO pins and store the resulting value in DEV_ADDR.

If ADDR_SEL = 1, writing a ‘1’ will cause the device to enter auto addressing mode.

When ADDR_SEL = 1, this bit is self-clearing and will be set to ‘0’ after the next frame is received, even if that frame does not set DEV_ADDR.

When ADDR_SEL = 0 this bit is self-clearing and will always read 0.

**NCHAN 0x0D (13) Number of Channels**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:5]</td>
<td>RSVD</td>
<td>Reserved — always write as zero.</td>
</tr>
<tr>
<td>[4:0]</td>
<td>NUM_CHAN</td>
<td>This register sets the number of VSENSE channels (battery inputs) that will be used by the device. Unused channels are dropped consecutively starting from channel 16. The idle channel (the channel the MUX “rests” on between sample intervals) is set to this value. A setting of 0 is not recommended. If 0 is set, the idle channel = VSENSE1. This value masks cell overvoltage and undervoltage faults for unused channels and turns off the comparators associated with the channel. Values greater than 16 are reserved and should not be used.</td>
</tr>
</tbody>
</table>

**DEVCONFIG 0x0E (14) Device Configuration**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>Reserved</td>
<td>These bits must always be set to 0.</td>
</tr>
</tbody>
</table>
| [5] | REG_DISABLE | 0 = Internal regulator (NPN drive for VP/VDIG) is enabled. This is the normal operating mode.
1 = Internal regulator (NPN drive) is disabled. In this case, the bq76PL455A-Q1 VP, VDIG, and VIO must be externally supplied. REG_DISABLE = 1 is typically used only for some system diagnostic tests. Regardless of the state of this bit, the regulator will always be enabled while FAULT_SYS[SYS_RESET] = 1. |
| [4] | ADDR_SEL | 0 = Address will be set using the GPIO inputs.
1 = Address will be set using auto addressing.
Note: Changing this bit will not change the current device address. |
| [3:2] | COMP_CONFIG | 0 = Overvoltage (OV) and undervoltage (UV) comparators are enabled.
1 = OV comparators are enabled, UV comparators are disabled.
2 = Comparators are disabled.
3 = Reserved |
| [1] | COMP_HYST_EN | 0 = Comparator hysteresis is disabled.
1 = Comparator hysteresis is enabled. |
### 7.6.3.10 PWRCONFIG (0x0F) (15) Power Configuration

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| 0   | UNLATCHED_FAULT | 0 = Faults are latched and write fault register to clear.  
1 = Faults are unlatched and clear automatically.  
This setting only applies to some fault registers. See individual fault register descriptions for details.  
The UNLATCHED_FAULT bit should only be changed while no fault bits are set (= 1). The latched/unlatched status of fault bits is undefined when the UNLATCHED_FAULT bit is changed while a fault bit = 1. |

### 7.6.3.11 COMCONFIG 0x10–11 (16–17) Communications Configuration

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
</table>
| 7   | AFE_PCTL   | It is strongly recommended this bit be set to 1.  
Cell voltage sampling will be delayed by 100 μs every time sampling is requested, regardless of whether or not the AFE was already powered up. This provides time for the AFE to power up and ensures that the sampling synchronization is maintained between multiple devices.  
Changes to this register may not take effect until after the next AFE sample is taken. |
| 6:0 | RSVD       | Reserved — always write as zero.                                                                                                      |

### 7.6.3.12 TXHOLDOFF 0x12 (18) UART Transmitter Holdoff

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>TX_HOLDOFF</td>
<td>This sets how many bit periods after a received stop bit the transmitter needs to wait before it starts to transmit response data.</td>
</tr>
</tbody>
</table>
7.6.3.13  **CBCONFIG 0x13 (19) Balance Configuration**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:4]</td>
<td>BAL_TIME</td>
<td>This sets the time that balancing will be enabled before it is automatically disabled. This is separate from the communication timeout counter and is not reset by communication. The counter is reset any time the BALANCE_EN register is written with a non-zero value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Until stopped (timer disabled)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = 1 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 = 1 minute</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3 = 2 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4 = 5 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5 = 10 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6 = 15 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7 = 20 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>8 = 30 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>9 = 60 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10–15 = Reserved</td>
</tr>
</tbody>
</table>

| [3]  | BAL_CONTINUE | This controls how CBENBL[BALANCE_EN] bits are handled when faults occur.                                                                 |
|      |              | 0 = CBENBL is set to 0 when any fault bit is set, except CUST_CKSUM_ERR, which is ignored.                                                |
|      |              | 1 = CBENBL is not changed if a fault occurs.                                                                                             |

| [2:0] | RSVD         | Reserved — always write/read as zero.                                                                                                    |

7.6.3.14  **CBENBL 0x14–15 (20–21) Balancing Enable**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>BALANCE_EN</td>
<td>When EQ_SQUEEZE_EN = 0, these bits control the channels which are balancing. When EQ_SQUEEZE_EN = 1, these bits control the squeeze resistors used in open-wire-detection (OWD). BALANCE_EN[0] controls pin EQ1 for balancing cell1, bit1 controls EQ2, and so forth. For each bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Balancing (or squeeze) is disabled on this channel.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Balancing (or squeeze) is enabled on this channel.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If BAL_CONTINUE = 0, all bits in this register will be set to '0' and writes will be ignored if any fault bit (except CUST_CKSUM_ERR) is set. CUST_CKSUM_ERR is ignored.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>If BAL_CONTINUE = 1, fault bits have no effect on this register.</td>
</tr>
</tbody>
</table>

7.6.3.15  **TSTCONFIG 0x1E–1F (30–31) Test Configuration**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:12]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero.</td>
</tr>
<tr>
<td>[11:8]</td>
<td>LDO_TEST</td>
<td>These bits directly control the VDD18 LDO test. Set to 0 for normal operation. For additional information, contact a representative at Texas Instruments.</td>
</tr>
<tr>
<td>[7]</td>
<td>CCNT_RST_OFF</td>
<td>When this bit is set, the communication counter does not reset when a valid communications packet is received, allowing the communications timeout counters to be tested. Do not change COMM_PD_PER while this bit is set:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• If COMM_PD_PER is inadvertently set to a value less than COMM_TIM_CNT while this bit is set, the communications timeout may be missed and not occur for up to 70 min after loss of communications.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• If COMM_PD_PER is inadvertently written while this bit is set, writing a new value to COMM_TIM_CNT (new value before the timeout should occur) will avoid the issue.</td>
</tr>
<tr>
<td>[6]</td>
<td>VDIG_TEST</td>
<td>This bit is used to cause the device to enter SHUTDOWN when the VDIGDDIEPOR is tripped as part of a suite of self-test functions. Note: Once set, subsequently clearing this bit will not disable this control even though the bit will read 0. It will not be disabled until the device enters shutdown.</td>
</tr>
</tbody>
</table>
## BIT | NAME | DESCRIPTION
--- | --- | ---
[4] | EQ_SQUEEZE_EN\(^{(1)}\) | This bit is used to control the internal resistors connected across the VSENSE inputs, and changes the behavior of the CBENBL register. In the event of a broken wire, applying the resistor should cause any stored charge on the VSENSEn capacitor to bleed off. This bit is normally used for system testing purposes. When using this feature, CBCONFIG[BAL_CONTINUE] is typically set to ‘1’.

[3] | RSVD | Reserved — always write as zero

[2] | VM_MON_EN | 0 = Disable VM (–5 V charge pump) monitor so the monitor ground can be measured using CMD_VMMONSEL.
1 = Enable VM monitor so it can be measured using CMD_VMMONSEL.
This bit is normally used for self-testing purposes.


[0] | MODULE_MON_EN | 0 = Disable VMODULE monitor so the monitor ground can be measured using CMD_MODULESELE.
1 = Enable VMODULE monitor so it can be measured using CMD_MODULESELE.
This bit is normally used for self-testing purposes.

\(^{(1)}\) Please see Section Window Comparator Special Considerations for additional considerations for the use of this function.

### 7.6.3.16 TESTCTRL 0x20–21 (32–33) Test Control

**CAUTION**

Do **NOT** run more than one test simultaneously.

## BIT | NAME | DESCRIPTION
--- | --- | ---
[15:10] | RSVD | Reserved — always write/read as zero.

[9:8] | CKSUM_TEST_RUN | 0 = Do nothing.
1 = Perform a USER space checksum test.
2 = Perform a Ti space checksum test.
3 = Reserved
This bit is normally used for self-testing purposes.
This bit is self-clearing and will return the programmed value while the test is running and ‘0’ when it is complete.
During this test, each tested register bit is changed twice, and toggles of the fault line are counted.
Notes:

1) Writes to the device while this test is running may be ignored or may corrupt the test results and should be avoided.
2) Running this test may cause unexpected fault conditions that should be ignored.
   User registers ADDR, COMCONFIG, and CBENBL are not included in this test. Changes in ADDR and COMCONFIG will be detected by communication failure and/or fault testing. Register CBENBL should be tested manually.
3) Ensure CBENBL = 0 before running this test or it will produce invalid results.
4) Auto-monitor should be disabled before running this test.

Expected results in register TEST_CSUM[CKSUM_TEST] are:
User space test: 0x0596 (1430) – [715 register bits tested]
Ti space test: 0x0778 (1912) – [956 register bits tested]

[7:5] | ECC_TEST | 0 = Do nothing.
1 = Load USER space register correctable error to ECC_TEST_RSLT(x).
2 = Load USER space register uncorrectable error to ECC_TEST_RSLT(x).
3 = Load Ti space register correctable error ECC_TEST_RSLT(x).
4 = Load Ti space register uncorrectable error to ECC_TEST_RSLT(x).
5–7 = Reserved
This bit is normally used for self-testing purposes.
### 7.6.3.17 TEST_ADC 0x22–24 (34–36) ADC Output Test

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[23]</td>
<td>ADC_OUTTST_EN</td>
<td>When this bit is set, the ADC conversion will be run, but the ADC_TEST_OUT value will be substituted for the ADC output value. This test is normally used for self-testing purposes.</td>
</tr>
<tr>
<td>[13:0]</td>
<td>ADC_TEST_OUT</td>
<td>These 14 bits in two’s complement format set the false ADC output value that will be used when enabled. The default value of 0x0000 represents middle range (nominally 2.5000 V). The maximum positive value (nominally 4.9997 V) is 0x1FFF and the maximum negative value is 0x2000 (nominally 0.0000 V). It should be noted that channel trim values will still be applied to the value programmed here.</td>
</tr>
</tbody>
</table>

### 7.6.3.18 TESTAUXPU 0x25 (37) AUX Pull-up Test Control

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:0]</td>
<td>AUX_PULLUP_EN</td>
<td>These bits enable pull-ups on the AUX inputs for self-test or system configuration purposes. Bit zero corresponds to AUX0. Setting a bit (1) enables the resistor. Clearing the bit (0) disables the resistor.</td>
</tr>
</tbody>
</table>
## 7.6.3.19 CTO 0x28 (40) Communication Timeout

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:4]</td>
<td>COMM_PD_PER</td>
<td>This register sets the period at which the system will automatically power-down if no valid communication frames have been received.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Communication power-down disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = 0.1 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 = 0.5 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3 = 1 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4 = 2 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5 = 5 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6 = 10 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7 = 30 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>8 = 1 minute</td>
</tr>
<tr>
<td></td>
<td></td>
<td>9 = 2 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 = 5 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11 = 10 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12 = 30 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13 = 1 hour</td>
</tr>
<tr>
<td></td>
<td></td>
<td>14–15 = Reserved</td>
</tr>
</tbody>
</table>

*Note: This setting should be greater than the COMM_TMOUTPER setting (below), if it is necessary to trigger a fault, and code has the time to address it before the device enters SHUTDOWN.*

<table>
<thead>
<tr>
<th>[3:0]</th>
<th>COMM_TMOUTPER</th>
<th>This register sets the period after which the system will set the FAULT_SYS[COMM_TIMEOUT] fault if no valid communication frames have been received.</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>0 = Communication timeout fault disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = 0.1 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 = 0.5 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3 = 1 second</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4 = 2 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5 = 5 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6 = 10 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7 = 30 seconds</td>
</tr>
<tr>
<td></td>
<td></td>
<td>8 = 1 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>9 = 2 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 = 5 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11 = 10 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12 = 30 minutes</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13 = 1 hour</td>
</tr>
<tr>
<td></td>
<td></td>
<td>14–15 = Reserved</td>
</tr>
</tbody>
</table>

*Note: This setting should be less than the COMM_PD_PER setting, if it is necessary to trigger a fault, and code has the time to address it before the device enters SHUTDOWN as a part of testing.*

## 7.6.3.20 CTO_CNT 0x29–2B (41–43) Communication Timeout Counter

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[23:0]</td>
<td>COMM_TIM_CNT</td>
<td>This register sets and reports the current value of the communication timeout up-counter running from a 4-kHz clock source. This is the counter used for both COMM_PD_PER and COMM_TMOUTPER. Writing these bits sets the current value of the communication timeout counter. Reads of this register are only useful when CCNT_RST_OFF is set.</td>
</tr>
</tbody>
</table>
### 7.6.3.21 AM_PER 0x32 (50) Auto-Monitor Period

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[3:0]</td>
<td>AUTO_MON_PER</td>
<td>This register sets the period at which the system will automatically monitor the configured parameters.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Auto-monitor off</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = 1 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 = 2 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3 = 5 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4 = 10 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5 = 50 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6 = 100 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7 = 200 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>8 = 500 ms</td>
</tr>
<tr>
<td></td>
<td></td>
<td>9 = 1 s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10 = 2 s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11 = 5 s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>12 = 10 s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>13 = 1 min</td>
</tr>
<tr>
<td></td>
<td></td>
<td>14 = 30 min</td>
</tr>
<tr>
<td></td>
<td></td>
<td>15 = 1 hr</td>
</tr>
</tbody>
</table>

If the period is set smaller than what is required for sampling the selected values, the system continuously samples the requested channels in sequence.

Writing these bits resets the auto-monitor period timer and starts the auto-monitor function.

### 7.6.3.22 AM_CHAN 0x33–36 (51–54) Auto-Monitor Channel Select

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:16]</td>
<td>AUTO_MON_VSEL</td>
<td>This bitmask determines which battery cell voltages are monitored when AUTO_MON_PER is non-zero. AUTO_MON_VSEL[0] corresponds to cell 1. For each bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Don't include this cell voltage.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Include this cell voltage.</td>
</tr>
<tr>
<td>[15:8]</td>
<td>AUTO_MON_ASEL</td>
<td>This bitmask determines which auxiliary channels are monitored when AUTO_MON_PER is non-zero. AUTO_MON_ASEL[0] corresponds to AUX0. For each bit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Don't include this AUX channel.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Include this AUX channel.</td>
</tr>
<tr>
<td>[7]</td>
<td>AUTO_MON_GTSEL</td>
<td>This bit determines whether the internal digital die temperature is monitored when AUTO_MON_PER is non-zero.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Don't include the internal temperature.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Include the internal temperature.</td>
</tr>
<tr>
<td>[6:3]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero.</td>
</tr>
<tr>
<td>[2]</td>
<td>AUTO_MON_REFSEL</td>
<td>This bit determines whether the 4.5-V reference on the analog die is included when a COMMAND is executed. Both the 4.5-V reference and the ground output from the reference MUX are selected by this bit. The output voltage of the reference will be sample first, followed by its ground.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Don't include the 4.5-V reference.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Include the 4.5-V reference.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero.</td>
</tr>
</tbody>
</table>
### 7.6.3.23 AM_OSMPL 0x37 (55) Auto-Monitor Oversampling

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>AUTO_OVS_CYCLE</td>
<td>This bit only applies to Voltage and AUX averaging (oversampling). Average channels by sampling multiple times on the same channel before changing channel. The initial sample period for the first sample on each channel is made per the respective ADC_PERIOD_VOL and ADC_PERIOD_AUXx time period settings. Each subsequent average occurs at the respective AUTO_OVS_HPER and AUTO_OVS_GPER period settings. Average channels by cycling through all channels one sample per channel before resampling. All voltage averages are completed before any AUX sampling begins, and then all AUX are completed before anything else. The settling time before voltage sampling is set by ADC_PERIOD_VOL and the settling time before AUX sampling is set by ADC_PERIOD_AUXx.</td>
</tr>
</tbody>
</table>
| [6:5] | AUTO_OVS_HPER | AUTO_OVS_HPER sets the averaging period for the:  
  - internal temperature measurement of the analog die,  
  - 4.5 V voltage reference of the analog die,  
  - VM monitor,  
  - sum-of-cells (V

MODULE) monitor.  
When AUTO_OVS_CYCLE = 0, this value also sets the period for the averaging on all the voltage channels. These bits must be set to 3 (0b11), which selects 12.6 µs as the average period whenever the user sets AM_OSMPL[AUTO_MON_OVSMP] to a non-zero value. Other settings are Reserved and should not be used.  
| | | = 0 Reserved, do not use  
| | | = 1 Reserved, do not use  
| | | = 2 Reserved, do not use  
| | | = 3 12.6 µs |
| [4:3] | AUTO_OVS_GPER | AUTO_OVS_GPER sets the averaging period for internal temperature measurement of the digital die and VDD18.  
When AUTO_OVS_CYCLE = 0, this value also sets the period for the averaging on all the auxiliary channels. These bits should be set to 3 (0b11), which selects 12.6 µs as the average period whenever the user sets AM_OSMPL[AUTO_MON_OVSMP] to a non-zero value.  
| | | = 0 4.13 µs  
| | | = 1 5.96 µs  
| | | = 2 8.02 µs  
| | | = 3 12.6 µs This setting is recommended for best accuracy in most designs. See the Application and Implementation section for detailed information on using other settings. |
| [2:0] | AUTO_MON_OVSMP | These bits set the number of times each ADC converted value will be averaged before being stored. Each converted signal will be sampled the requested number of times and averaged, and the results convergent rounded to 16-bits.  
| | | = 0 Single sample (no averaging)  
| | | = 1 2 samples are averaged.  
| | | = 2 4 samples are averaged.  
| | | = 3 8 samples are averaged.  
| | | = 4 16 samples are averaged.  
| | | = 5 32 samples are averaged.  
| | | = 6–7 Reserved, do not use this value. |
### 7.6.3.24 SMPL_SLY1 0x3D (61) Initial Sampling Delay

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[6:4]</td>
<td>INIT_VOL_DLY</td>
<td>This value specifies the delay from changing the MUX to the first cell voltage until the channel is sampled. This delay is applied only once per sample request, even if oversampling is used.</td>
</tr>
</tbody>
</table>
|     |                | - 0 = no delay *(Recommended(1))*  
|     |                | - 1 = 2 µs  
|     |                | - 2 = 5 µs  
|     |                | - 3 = 10 µs  
|     |                | - 4 = 20 µs  
|     |                | - 5 = 50 µs  
|     |                | - 6 = 100 µs  
|     |                | - 7 = 200 µs  
|     |                | This value is useful when all the cell voltages should return values that are nearly the same, as it allows one settling delay and shorter channel-to-channel delays. |
|     |                | See the *Application and Implementation* section for using non-zero settings in accordance with specific design criteria requirements.                                                                       |
| [2:0]| INIT_AUX_DLY   | This value specifies the delay from changing the MUX to the first auxiliary channel until the channel is sampled. This delay is applied only once per sample request, even if oversampling is used. |
|     |                | - 0 = no delay *(Recommended(1))*  
|     |                | - 1 = 2 µs  
|     |                | - 2 = 5 µs  
|     |                | - 3 = 10 µs  
|     |                | - 4 = 20 µs  
|     |                | - 5 = 50 µs  
|     |                | - 6 = 100 µs  
|     |                | - 7 = 200 µs  
|     |                | This value is useful when all the AUX voltages should return values that are nearly the same, as it allows one settling delay and shorter channel-to-channel delays. |
|     |                | See the *Application and Implementation* section for using non-zero settings in accordance with specific design criteria requirements.                                                                       |

(1) Recommended setting: 0x00

### 7.6.3.25 Cell_CSPER 0x3E (62) Cell Voltage and Internal Temperature Sampling Interval

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:4]</td>
<td>ADC_PERIOD_VOL</td>
<td>This value sets the ADC sampling interval that will be used for the cell voltages.</td>
</tr>
<tr>
<td>[3:0]</td>
<td>ADC_PERIOD_HTEMP</td>
<td>This value sets the ADC sampling interval that will be used for the analog die internal temperature channel. See <em>Table 9</em> for settings.</td>
</tr>
</tbody>
</table>
### Table 9. ADC Sample Intervals, Registers 62–68

<table>
<thead>
<tr>
<th>SAMPLING(1)</th>
<th>NOTE</th>
<th>PERIOD(1) µs</th>
<th>ADC_PERIOD_*</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.13</td>
<td>0</td>
<td>Not Recommended for Analog Die Channels</td>
<td></td>
</tr>
<tr>
<td>5.96</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8.02</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>10.0</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>12.6</td>
<td>4</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>14.9</td>
<td>5</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>17.4</td>
<td>6</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>19.9</td>
<td>7</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>24.9</td>
<td>8</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>30.0</td>
<td>9</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>40.1</td>
<td>A</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>60.0</td>
<td>B</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>100</td>
<td>C</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>200</td>
<td>D</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>500</td>
<td>E</td>
<td>OK</td>
<td></td>
</tr>
<tr>
<td>1000</td>
<td>F</td>
<td>OK</td>
<td></td>
</tr>
</tbody>
</table>

(1) Sampling interval and averaging mode will affect device accuracy.

#### 7.6.3.26 AUX_SPER 0x3F–42 (63–66) AUX Sampling Period

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:28]</td>
<td>ADC.PERIOD_AUX0</td>
<td></td>
</tr>
<tr>
<td>[27:24]</td>
<td>ADC.PERIOD_AUX1</td>
<td></td>
</tr>
<tr>
<td>[23:20]</td>
<td>ADC.PERIOD_AUX2</td>
<td></td>
</tr>
<tr>
<td>[19:16]</td>
<td>ADC.PERIOD_AUX3</td>
<td></td>
</tr>
<tr>
<td>[15:12]</td>
<td>ADC.PERIOD_AUX4</td>
<td></td>
</tr>
<tr>
<td>[7:4]</td>
<td>ADC.PERIOD_AUX6</td>
<td></td>
</tr>
<tr>
<td>[3:0]</td>
<td>ADC.PERIOD_AUX7</td>
<td></td>
</tr>
</tbody>
</table>

This value sets the ADC sampling interval that will be used for the specified AUX channel. See Table 9 for settings.

#### 7.6.3.27 TEST_SPER 0x43–44 (67–68) Test Sampling Periods

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:12]</td>
<td>ADC.PERIOD_MOD</td>
<td></td>
</tr>
<tr>
<td>[11:8]</td>
<td>RSVD</td>
<td></td>
</tr>
<tr>
<td>[7:4]</td>
<td>ADC.PERIOD_REF</td>
<td></td>
</tr>
<tr>
<td>[3:0]</td>
<td>ADC.PERIOD_VM</td>
<td></td>
</tr>
</tbody>
</table>

This value sets the ADC sampling interval that will be used for the Module monitor. See Table 9 for settings.

Reserved — to maintain compatibility with default configuration, the user should program these bits to “1001” (binary).

This value sets the ADC sampling interval that will be used for the 4.5-V ANALOG reference. See Table 9 for settings.

This value sets the ADC sampling interval for the VM monitor to use. See Table 9 for settings.
### 7.6.3.28 SHDN_STS 0x50 (80) Shutdown Recovery Status

The SHDN_STS register is for design debug only. The application software must not use information in this register for system actions.

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>GCL_PD_STAT</td>
<td>This bit is set after a control logic power down event. It indicates that shutdown was requested by the controller. This is caused by writing the DEV_CTRL[PWRDN] = 1 bit or the communication power down timeout expiring.</td>
</tr>
<tr>
<td>[6]</td>
<td>GTSD_PD_STAT</td>
<td>This bit indicates that shutdown was caused by the Digital TSD (Thermal Shut Down) or by VIO being held low long enough to cause shutdown.</td>
</tr>
<tr>
<td>[5]</td>
<td>V5VAO_PD_STAT</td>
<td>This bit is set by a falling V5VAO reaching the V5VAO POR voltage V5VAO&lt;sub&gt;SD&lt;/sub&gt;. This usually indicates that voltage from the TOP pin was removed and reapplied.</td>
</tr>
<tr>
<td>[4]</td>
<td>ANALOG_PD_STAT</td>
<td>This bit is set due to the analog die requesting shutdown. See the details for bits 0:1 (below) for the specific cause. In proper operation, if this bit is set either NPN_PD_STAT bit [1] or HTSD_PD_STAT, bit [0] should also be set.</td>
</tr>
<tr>
<td>[1]</td>
<td>NPN_PD_STAT</td>
<td>This bit is set any time the (VP regulator circuit) external NPN took too long to get VP into proper operating range. This bit is only valid when ANALOG_PD_STAT is set; otherwise, it should be ignored.</td>
</tr>
<tr>
<td>[0]</td>
<td>HTSD_PD_STAT</td>
<td>This bit is set when the Analog die TSD occurs. This bit is only valid when ANALOG_PD_STAT is set; otherwise, it should be ignored.</td>
</tr>
</tbody>
</table>

### 7.6.3.29 STATUS 0x51 (81) Device Status

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>FAULT_CONDITION</td>
<td>Write ‘1’: No effect Write ‘0’: No effect Read ‘1’: A fault bit is currently set in one or more of the fault registers. This does not include bits in this register even if they do affect the fault output.</td>
</tr>
<tr>
<td>[6]</td>
<td>STACK_FAULT</td>
<td>Write ‘1’: No effect Write ‘0’: No effect Read ‘1’: A fault is currently detected on the differential fault input. The state of this bit is always included in the fault output. This fault is masked if COMCONFIG[FAULT_HIGH_EN] == 0. This fault is self-clearing when the fault condition goes away.</td>
</tr>
<tr>
<td>[5]</td>
<td>STACK_FAULT_DET</td>
<td>Write ‘1’: Reset the bit to zero. Write ‘0’: No effect Read ‘1’: A fault was detected on the differential fault input. This is a latched version of STACK_FAULT and indicates that some stack fault has been seen since the last time this bit was reset. The state of this bit does not affect the fault output. It is provided for informational purposes and for debugging transient faults. This fault is masked if COMCONFIG[FAULT_HIGH_EN] == 0.</td>
</tr>
<tr>
<td>[4]</td>
<td>COMM_CLEAR</td>
<td>Write ‘1’: Reset the bit to zero. Write ‘0’: No effect Read ‘1’: A communication clear has been detected. The state of this bit does not affect the fault output.</td>
</tr>
<tr>
<td>[3]</td>
<td>COMM_RESET</td>
<td>Write ‘1’: Reset the bit to zero. Write ‘0’: No effect Read ‘1’: A communication reset has been detected. The state of this bit does not affect the fault output.</td>
</tr>
<tr>
<td>[2]</td>
<td>AUTO_MON_RUN</td>
<td>Write ‘1’: Start auto-monitor cycle immediately if register AM_PER[AUTO_MON_PER] is non-zero. Write ‘0’: No effect Read ‘1’: Auto-monitor is currently running an ADC conversion. Attempting to start an auto-monitor cycle while one is currently running will have no effect.</td>
</tr>
</tbody>
</table>
### 7.6.3.30 FAULT_SUM 0x52–53 (82–83) Fault Summary

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>UV_FAULT_SUM</td>
<td>For each of these bits: Write '1': Reset all fault conditions of this type. Write '0': No effect</td>
</tr>
<tr>
<td>[14]</td>
<td>OV_FAULT_SUM</td>
<td></td>
</tr>
<tr>
<td>[13]</td>
<td>AUXUV_FAULT_SUM</td>
<td></td>
</tr>
<tr>
<td>[12]</td>
<td>AUXOV_FAULT_SUM</td>
<td>Write '1': System initialization is complete. Read '1': System initialization is in progress.</td>
</tr>
<tr>
<td>[10]</td>
<td>CMPOV_FAULT_SUM</td>
<td>Read '1': One or more of the individual fault bits of this type are currently set.</td>
</tr>
<tr>
<td>[9]</td>
<td>COMM_FAULT_SUM</td>
<td>These bits always reflect the state of the underlying bits in the other fault registers, which may be latched or not, depending on the setting of the DEVCONFIG[UNLATCHED_FAULT] bit.</td>
</tr>
<tr>
<td>[8]</td>
<td>SYS_FAULT_SUM</td>
<td></td>
</tr>
<tr>
<td>[7]</td>
<td>CHIP_FAULT_SUM</td>
<td></td>
</tr>
<tr>
<td>[6]</td>
<td>GPI_FAULT_SUM</td>
<td></td>
</tr>
<tr>
<td>[5:0]</td>
<td>RSVD</td>
<td>Reserved — always read as zero.</td>
</tr>
</tbody>
</table>

### 7.6.3.31 FAULT_UV 0x54–55 (84–85) Cell Undervoltage Fault

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>UV_FAULT</td>
<td>For each bit in this bitmask: Write '1': Reset the fault condition. Write '0': No effect. Read '1': The stored result for the corresponding battery channel is less than UV_THRES_CELL. UV_FAULT[0] corresponds to cell 1. If UNLATCHED_FAULT is set, this register is self-clearing.</td>
</tr>
</tbody>
</table>

### 7.6.3.32 FAULT_OV 0x56–57 (86–87) Cell Overvoltage Fault

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>OV_FAULT</td>
<td>For each bit in this bitmask: Write '1': Reset the fault condition. Write '0': No effect. Read '1': The stored result for the corresponding battery channel is greater than OV_THRES_CELL. OV_FAULT[0] corresponds to cell 1. If UNLATCHED_FAULT is set, this register is self-clearing.</td>
</tr>
</tbody>
</table>
7.6.3.33 **FAULT_AUX 0x58–59 (88–89) Auxiliary Under/Over-Threshold Fault**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:8]</td>
<td>AUX_UV_FAULT</td>
<td>For each bit in this bitmask: Write '1': Reset the fault condition. Write '0': No effect. Read ‘1’: The stored result for the corresponding auxiliary channel is less than UV_THRES_AUX*. AUX_UV_FAULT[0] corresponds to AUX0. If UNLATCHED_FAULT is set, this register is self-clearing.</td>
</tr>
<tr>
<td>[7:0]</td>
<td>AUX_OV_FAULT</td>
<td>For each bit in this bitmask: Write '1': Reset the fault condition. Write '0': No effect. Read ‘1’: The stored result for the corresponding auxiliary channel is greater than OV_THRES_AUX*. AUX_OV_FAULT[0] corresponds to AUX0. If UNLATCHED_FAULT is set, this register is self-clearing.</td>
</tr>
</tbody>
</table>

7.6.3.34 **FAULT_2UV 0x5A–5B (90–91) Comparator Undervoltage Fault**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>CMPUV_FAULT</td>
<td>For each bit in this bitmask: Write '1': Reset the fault condition. Write '0': No effect. Read ‘1’: Corresponding battery cell comparator has detected an undervoltage condition. CMPUV_FAULT[0] corresponds to cell 1. When UNLATCHED_FAULT is set, these comparator faults only automatically clear if no other Analog die based fault exists. This is true even for faults that are masked. Analog die faults include FAULT_SYS[0:3] or any bit in registers FAULT_2UV or FAULT_2OV.</td>
</tr>
</tbody>
</table>

7.6.3.35 **FAULT_2OV 0x5C–5D (92–93) Comparator Overvoltage Fault**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>CMPOV_FAULT</td>
<td>For each bit in this bitmask: Write ‘1’: Reset the fault condition. Write ‘0’: No effect. Read ‘1’: Corresponding battery cell comparator has detected an overvoltage condition. CMPOV_FAULT[0] corresponds to cell 1. When UNLATCHED_FAULT is set, these comparator faults only automatically clear if no other Analog die based fault exists. This is true even for faults that are masked. Analog die faults include FAULT_SYS[0:3] or any bit in registers FAULT_2UV or FAULT_2OV.</td>
</tr>
</tbody>
</table>

7.6.3.36 **FAULT_COM 0x5E–5F (94–95) Communications Fault**

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>COMP_ERR_H</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect. Read ‘1’: A bit on the high-side interface failed to compare with its complement. This is notification only; the frame is processed by the communications interface logic.</td>
</tr>
<tr>
<td>[14]</td>
<td>COMP_ERR_L</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect. Read ‘1’: A bit on the low-side interface failed to compare with its complement. This is notification only; the frame is processed by the communications interface logic.</td>
</tr>
<tr>
<td>[13]</td>
<td>COMPFLT_H</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect. Read ‘1’: A frame on the high-side interface (COMMH) was stopped due to two or more complement errors (COMP_ERR_H).</td>
</tr>
<tr>
<td>[12]</td>
<td>COMPFLT_L</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect. Read ‘1’: A frame on the low-side interface (COMML) was stopped due to two or more complement errors (COMP_ERR_L).</td>
</tr>
<tr>
<td>BIT</td>
<td>NAME</td>
<td>DESCRIPTION</td>
</tr>
<tr>
<td>-----</td>
<td>------</td>
<td>-------------</td>
</tr>
<tr>
<td>[11]</td>
<td>EDGE_ERR_H</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A falling edge was not detected on the high-side interface by the 4th bit.</td>
</tr>
<tr>
<td>[10]</td>
<td>EDGE_ERR_L</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A falling edge was not detected on the low-side interface by the 4th bit.</td>
</tr>
<tr>
<td>[9]</td>
<td>ABORT_H</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A framing bit with value &quot;1&quot; was detected on the high-side differential interface. A data byte was stopped and ignored. If this occurs on the high-side interface, it is always due to a communication problem. Sending COMM_RESET or COMM_CLEAR to the UART interface on the bottom chip will cause this fault on the low-side interface. When it occurs on the high side, it may have caused this chip to fail to return its frame in a broadcast or group response (although the microcontroller should already have detected this before this bit was read).</td>
</tr>
<tr>
<td>[8]</td>
<td>ABORT_L</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A framing bit with value &quot;1&quot; was detected on the low-side differential interface. A data byte was stopped and ignored. ABORT_L also reads &quot;1&quot; on devices in a stack when a COMM_RESET or COMM_CLEAR is sent to the UART interface on the base device of a stack.</td>
</tr>
<tr>
<td>[7]</td>
<td>CRC_FAULT_H</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A CRC fault has been detected on the high-side interface. The frame was discarded. If it occurs on the high side, it may have caused this chip to fail to return its frame in a broadcast or group response.</td>
</tr>
<tr>
<td>[6]</td>
<td>CRC_FAULT_L</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A CRC fault has been detected on the low-side interface (either single-ended UART or differential VBUS). The frame was discarded.</td>
</tr>
<tr>
<td>[5]</td>
<td>FRAME_ERR</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': A framing error has been detected. This indicates that the chip received a start of frame on the differential communications interface before it had completed the prior frame.</td>
</tr>
<tr>
<td>[4]</td>
<td>RSVD</td>
<td>Reserved — always read as zero</td>
</tr>
<tr>
<td>[3]</td>
<td>STOP_ERR</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': The UART receiver detected an invalid stop bit on the single-ended low-side interface. This error only appears on chips using the UART interface. COMM_CLEAR and COMM_RESET will also cause this fault. This error is specific to the UART interface.</td>
</tr>
<tr>
<td>[2:1]</td>
<td>RSVD</td>
<td>Reserved — always read as zero</td>
</tr>
<tr>
<td>[0]</td>
<td>STK_FAULT_ERR</td>
<td>Write '1': Reset the fault condition. Write '0': No effect Read '1': Stack fault input (FAULTH±) is too noisy or is running at the wrong frequency. Note: The STK_FAULT_ERR flag may not be clearable under some conditions. If a STK_FAULT_ERR is detected, and then no more edges appear on the high-side fault pins (as would be the case if the chip above had a fault condition), it may be impossible to clear the STK_FAULT_ERR flag. Once proper signaling resumes on the high-side fault pin, it will again be possible to clear this fault. Masked STK_FAULT_ERR is not cleared during initialization. As a result, there is a approximately 5-µs window at startup where, if the high-side fault receiver detects more than four falling edges, the STK_FAULT_ERR will be set even though it is masked.</td>
</tr>
</tbody>
</table>

(1) COMM_CLEAR causes STOP_ERR and COMM_CLEAR on base device and ABORT_L on the chips higher in the stack. COMP_ERR_L, COMPFLT_L, and EDGE_ERR_L faults do not occur on the base device in a stack configuration. See Protocol Description section for more details.
### 7.6.3.37 FAULT_SYS 0x60 (96) System Fault

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>SYS_RESET</td>
<td>Write ‘1’: Reset the bit to zero. Write ‘0’: No effect Read ‘1’: A system reset has been detected.</td>
</tr>
<tr>
<td>[6]</td>
<td>COMM_TIMEOUT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: Communications timeout has been detected.</td>
</tr>
<tr>
<td>[5]</td>
<td>VDIG_WAKEFAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: VDIG supply was already high on wakeup. This could happen if the NPN transistor were leaking and preventing VDIG from going away when VP/VDIG shuts down. It could also occur if the chip is reset (in which case the VDIG supply remained on) or if it was shut down too briefly to allow the supply time to ramp down. This bit is provided to allow detection of leakage current into the supply during shutdown. This bit is checked only set by the device during the device initialization sequence. Once cleared, it will not set again until the block is reset.</td>
</tr>
<tr>
<td>[4]</td>
<td>INT_TEMP_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: Overtemperature condition in the digital die. If UNLATCHED_FAULT is set, this bit is self-clearing.</td>
</tr>
<tr>
<td>[3]</td>
<td>VDIG_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: VDIG supply failure detected in the analog die.</td>
</tr>
<tr>
<td>[2]</td>
<td>VM_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: VM supply failure detected in analog die.</td>
</tr>
<tr>
<td>[1]</td>
<td>VP_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: VP supply failure detected in analog die.</td>
</tr>
<tr>
<td>[0]</td>
<td>VP_CLAMP</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: NPNB pin is monitored and clamped to keep the NPNB pin from going over voltage.</td>
</tr>
</tbody>
</table>

### 7.6.3.38 FAULT_DEV 0x61–62 (97–98) Chip Fault

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>USER_CKSUM_ERR</td>
<td>Write ‘1’: No effect Write ‘0’: No effect Read ‘1’: A checksum error was detected in the registers. This fault is self-clearing when the condition goes away.</td>
</tr>
<tr>
<td>[14]</td>
<td>FACT_CKSUM_ERR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: A checksum error was detected in the factory registers.</td>
</tr>
<tr>
<td>[13]</td>
<td>ANALOG_FAULT_ERR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: The analog die is reporting an error, but it cannot tell what the error is (no error condition has been detected). This may be caused by a single event upset, or possibly the device has failed. If this occurs consistently, the device should be removed from service.</td>
</tr>
<tr>
<td>[12]</td>
<td>HREF_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: Analog die 4.5-V reference measurement was out of range.</td>
</tr>
</tbody>
</table>
### 7.6.3.39 FAULT_GPIO 0x63 (99) GPIO Fault

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[11]</td>
<td>HREF_GND_FAULT</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: Analog-die reference ground measurement was out of range.</td>
</tr>
<tr>
<td>[10:5]</td>
<td>RSVD</td>
<td>Reserved — always read as zero</td>
</tr>
<tr>
<td>[4]</td>
<td>ADC_CAL_ERR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: An ADC test (ADC_FCAL_TEST or ADC_PCAL_TEST) failed.</td>
</tr>
<tr>
<td>[3]</td>
<td>USER_ECC_COR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: A ECC fault was corrected while loading user space from EEPROM.</td>
</tr>
<tr>
<td>[2]</td>
<td>USER_ECC_ERR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: An uncorrectable ECC fault was detected while loading from EEPROM. Registers in the block (not all registers) have been loaded with their default values.</td>
</tr>
<tr>
<td>[1]</td>
<td>FACT_ECC_COR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: A ECC fault was corrected while loading factory space from EEPROM.</td>
</tr>
<tr>
<td>[0]</td>
<td>FACT_ECC_ERR</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: An uncorrectable ECC fault was detected while loading from factory registers. Registers in the block (not all registers) have been loaded with their default values. The device is operating abnormally and has probably failed. Functionality, behavior, and results are suspect and should not be relied upon.</td>
</tr>
</tbody>
</table>

### 7.6.3.40 MASK_COMM 0x68–69 (104–105) Communications Fault Masks

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>COMP_ERR_H_MSK</td>
<td>Write ‘1’: Reset the fault condition. Write ‘0’: No effect Read ‘1’: A GPIO input, configured as a fault input in GPI_FAULT_CONFIG, has signaled a fault condition. If UNLATCHED_FAULT is set, this register is self-clearing.</td>
</tr>
<tr>
<td>[14]</td>
<td>COMP_ERR_L_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[13]</td>
<td>COMP_FLT_H_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[12]</td>
<td>COMP_FLT_L_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[11]</td>
<td>EDGE_ERR_H_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[10]</td>
<td>EDGE_ERR_L_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[9]</td>
<td>ABORT_H_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[8]</td>
<td>ABORT_L_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[7]</td>
<td>CRC_FAULT_H_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[6]</td>
<td>CRC_FAULT_L_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[5]</td>
<td>FRAM_ERR_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[4]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[3]</td>
<td>STOP_ERR_MSK</td>
<td>For each of these bits: 0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
</tbody>
</table>
### MASK_SYS 0x6A (106) System Fault Masks

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>SYS_RESET_MSK (1)</td>
<td>For each of these bits:</td>
</tr>
<tr>
<td>[6]</td>
<td>COMM_TIMEOUT_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[5]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[4]</td>
<td>INT_TEMP_FAULT_MSK</td>
<td>For each of these bits:</td>
</tr>
<tr>
<td>[3]</td>
<td>VDIG_FAULT_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[2]</td>
<td>VM_FAULT_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[1]</td>
<td>VP_FAULT_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[0]</td>
<td>VP_CLAMP_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
</tbody>
</table>

(1) If the SYS_RESET_MSK is set to 1, this setting should be burned to EEPROM in order to provide useful information.

### MASK_DEV 0x6B–6C (107–108) Chip Fault Masks

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>USER_CKSUM_MSK</td>
<td>For each of these bits:</td>
</tr>
<tr>
<td>[14]</td>
<td>FACT_CKSUM_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[13]</td>
<td>ANALOG_FERR_MSK</td>
<td>0 = Do not mask this fault. 1 = Mask this fault.</td>
</tr>
<tr>
<td>[12:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### FO_CTRL 0x6E–6F (110–111) Fault Output Control

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15]</td>
<td>UV_FAULT_OUT</td>
<td>For each of these bits:</td>
</tr>
<tr>
<td>[14]</td>
<td>OV_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[13]</td>
<td>AUXUV_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[12]</td>
<td>AUXOV_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[11]</td>
<td>CMPUV_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[10]</td>
<td>CMPOV_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[9]</td>
<td>COMM_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[8]</td>
<td>SYS_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[7]</td>
<td>CHIP_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[6]</td>
<td>GPI_FAULT_OUT</td>
<td>0 = Do not include these faults in the fault output. 1 = Include these faults in the fault output.</td>
</tr>
<tr>
<td>[5:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
### 7.6.3.44 GPIO_DIR 0x78 (120) General Purpose IO Direction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
| [5:0]| GPO_EN | This bitmask enables the GPIO pins to behave as GPI or GPO:  
0: Input  
1: Output  
GPO_EN[0] corresponds to GPIO0. |

### 7.6.3.45 GPIO_OUT 0x79 (121) General Purpose Output

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
| [5:0]| GPO | This bitmask sets the output state for each GPIO pin when the corresponding bit of GPO_EN = 1. GPO[0] corresponds to GPIO0.  
0: the GPIO output is 0.  
1: the GPIO output is 1. |

### 7.6.3.46 GPIO_PU 0x7A (122) General Purpose Pull-Up

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
| [5:0]| GPO_PU | Setting any bit to 1 turns the respective GPIO pull-up on.  
**Note:** Care should be taken not to turn on a bit at the same time as the corresponding GPO_PD bit in register GPIO_PD. |

### 7.6.3.47 GPIO_PD 0x7B (123) General Purpose Pull-Down

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
| [5:0]| GPO_PD | Setting any bit to 1 turns the respective GPIO pull-down on.  
**Note:** Care should be taken not to turn on a bit at the same time as the corresponding GPO_PU bit in register GPIO_PU. |

### 7.6.3.48 GPIO_IN 0x7C (124) General Purpose Input

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:6]</td>
<td>RSVD</td>
<td>Reserved — always read as zero</td>
</tr>
<tr>
<td>[5:0]</td>
<td>GPI</td>
<td>Reports the current value of the GPIO pin. GPI[0] corresponds to GPIO0.</td>
</tr>
</tbody>
</table>

### 7.6.3.49 GPFLT_IN 0x7D (125) General Purpose Fault Input

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7]</td>
<td>RSVD</td>
<td>Reserved — always read as zero</td>
</tr>
</tbody>
</table>
| [6]| GPI_FAULT_SENSE | 0 = GPIO fault inputs will create a fault if low.  
1 = GPIO fault inputs will create a fault if high. |
| [5:0]| GPI_FAULT_CONFIG | This bitmask sets which of the GPIO pins are treated as fault inputs.  
**Note:** This setting does not prevent the I/O pin from being driven by the device. This feature may be used as a part of self-test. |

### 7.6.3.50 MAGIC1 0x82–85 (130–133) Magic1

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>MAGIC1</td>
<td>Magic value to enable EEPROM programming. This value must be written in a single frame. Reads always return zero.</td>
</tr>
</tbody>
</table>
### 7.6.3.51 COMP_UV 0x8C (140) Comparator Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:1]</td>
<td>CMP_UV THRES</td>
<td>These bits set the comparator undervoltage-threshold value in 25-mV steps. The range is determined by the CMP_TST_SHF_UV bit.</td>
</tr>
<tr>
<td>[0]</td>
<td>CMP_TST_SHF_UV</td>
<td>This bit sets the operating range for the undervoltage comparators.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal range of 0.7 V to 3.875 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Shifted range of 2.0 V to 5.175 V (used for self-test purposes)</td>
</tr>
</tbody>
</table>

### 7.6.3.52 COMP_OV 0x8D (141) Comparator Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:1]</td>
<td>CMP_OV THRES</td>
<td>These bits set the comparator overvoltage-threshold value in 25-mV steps. The range is determined by the CMP_TST_SHF_OV bit.</td>
</tr>
<tr>
<td>[0]</td>
<td>CMP_TST_SHF_OV</td>
<td>This bit sets the operating range for the undervoltage comparators.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0 = Normal range of 2.0 V to 5.175 V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1 = Shifted range of 0.7 V to 3.875 V (used for self-test purposes).</td>
</tr>
</tbody>
</table>

### 7.6.3.53 CELL_UV 0x8E–8F (142–143) Cell Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV THRES_CELL</td>
<td>This register sets the upper 14 bits of the 16-bit undervoltage threshold value that will be used for all of the ADC cell voltage measurements. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.54 CELL_OV 0x90–91 (144–145) Cell Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV THRES_CELL</td>
<td>This register sets the overvoltage threshold value that will be used for all of the ADC cell voltage measurements. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.55 AUX0_UV 0x92–93 (146–147) AUX0 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV THRES_AUX0</td>
<td>This register contains the undervoltage threshold that will be used for the AUX0 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.56 AUX0_OV 0x94–95 (148–149) AUX0 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV THRES_AUX0</td>
<td>This register contains the overvoltage threshold that will be used for the AUX0 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.57 AUX1_UV 0x96–97 (150–151) AUX1 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV THRES_AUX1</td>
<td>This register contains the undervoltage threshold that will be used for the AUX1 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
### 7.6.3.58 AUX1_OV 0x98–99 (152–153) AUX1 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX1</td>
<td>This register contains the overvoltage threshold that will be used for the AUX1 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.59 AUX2_UV 0x9A–9B (154–155) AUX2 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX2</td>
<td>This register contains the undervoltage threshold that will be used for the AUX2 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.60 AUX2_OV 0x9C–9D (156–157) AUX2 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX2</td>
<td>This register contains the overvoltage threshold that will be used for the AUX2 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.61 AUX3_UV 0x9E–9F (158–159) AUX3 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX3</td>
<td>This register contains the undervoltage threshold that will be used for the AUX3 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.62 AUX3_OV 0xA0–A1 (160–161) AUX3 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX3</td>
<td>This register contains the overvoltage threshold that will be used for the AUX3 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.63 AUX4_UV 0xA2–A3 (162–163) AUX4 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX4</td>
<td>This register contains the undervoltage threshold that will be used for the AUX4 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.64 AUX4_OV 0xA4–A5 (164–165) AUX4 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX4</td>
<td>This register contains the overvoltage threshold that will be used for the AUX4 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.65 AUX5_UV 0xA6–A7 (166–167) AUX5 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX5</td>
<td>This register contains the undervoltage threshold that will be used for the AUX5 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>
### 7.6.3.66 AUX5_OV 0xA8–A9 (168–169) AUX5 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX5</td>
<td>This register contains the overvoltage threshold that will be used for the AUX5 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.67 AUX6_UV 0xAA–AB (170–171) AUX6 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX6</td>
<td>This register contains the undervoltage threshold that will be used for the AUX6 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.68 AUX6_OV 0xAC–AD (172–173) AUX6 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX6</td>
<td>This register contains the overvoltage threshold that will be used for the AUX6 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.69 AUX7_UV 0xAE–AFB (174–175) AUX7 Undervoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>UV_THRES_AUX7</td>
<td>This register contains the undervoltage threshold that will be used for the AUX7 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.70 AUX7_OV 0xB0–B1 (176–177) AUX7 Overvoltage Threshold

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:2]</td>
<td>OV_THRES_AUX7</td>
<td>This register contains the overvoltage threshold that will be used for the AUX7 samples. This is a scaled offset-binary value from 0 V to 5 V.</td>
</tr>
<tr>
<td>[1:0]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
</tbody>
</table>

### 7.6.3.71 LOT_NUM 0xBE–C5 (190–197) Device Lot Number

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[63:0]</td>
<td>LOT_NUM(x)</td>
<td>Device lot number</td>
</tr>
</tbody>
</table>

### 7.6.3.72 SER_NUM 0xC6–C7 (198–199) Device Serial Number

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>SERIAL_NUM</td>
<td>Device serial number</td>
</tr>
</tbody>
</table>

### 7.6.3.73 SCRATCH 0xC8–CF (200–207) Scratch Registers

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[63:0]</td>
<td>SCRATCH(x)</td>
<td>This register contains user-defined data (for example, post-assembly calibration coefficients) that can be written and read by the host microcontroller.</td>
</tr>
</tbody>
</table>
### 7.6.3.74 VOFFSET 0xD2 (210) Cell Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:0]</td>
<td>CCOFFSET</td>
<td>User offset-adjustment register for VSENSE cell voltage channels. This 2’s complement value will be added to all cell voltage channels. The range is approximately ~9.77 mV to 9.69 mV in 255 steps. The offset is approximately equal to ((5 \times CCOFFSET / 2^{16})). It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.75 VSGAIN 0xD3 (211) Cell Gain Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:0]</td>
<td>CCGAIN</td>
<td>User gain-adjustment register for VSENSE cell voltage channels. This is a 2’s complement value where positive values represent a gain &gt; 1.0 and negative values represent a gain &lt; 1.0, and is applied to all cell voltage channels. The range is approximately ~9.77 mV to 9.69 mV full scale in 255 steps. The gain correction is approximately equal to ((input \ value \times (1 + CCGAIN / 2^{16}))). It can be used to compensate for gain error induced by the user design (such as larger values of input resistor) or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.76 AX0OFFSET 0xD4–D5 (212–213) AUX0 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET0</td>
<td>User offset-adjustment register for AUX0 input. This 2's complement value will be added to the AUX channel. The range is approximately ~38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \times AUXCOFFSET0 / 2^{16})). See Section AUX Channel Post-Assembly Calibration Adjustment for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.77 AX1OFFSET 0xD6–D7 (214–215) AUX1 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET1</td>
<td>User offset-adjustment register for AUX0 input. This 2's complement value will be added to the AUX channel. The range is approximately ~38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \times AUXCOFFSET1 / 2^{16})). See Section AUX Channel Post-Assembly Calibration Adjustment for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.78 AX2OFFSET 0xD8–D9 (216–217) AUX2 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET2</td>
<td>User offset-adjustment register for AUX0 input. This 2's complement value will be added to the AUX channel. The range is approximately ~38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \times AUXCOFFSET2 / 2^{16})). See Section AUX Channel Post-Assembly Calibration Adjustment for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.79 AX3OFFSET 0xDA–DB (218–219) AUX3 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET3</td>
<td>User offset-adjustment register for AUX0 input. This 2's complement value will be added to the AUX channel. The range is approximately ~38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \times AUXCOFFSET3 / 2^{16})). See Section AUX Channel Post-Assembly Calibration Adjustment for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>
### 7.6.3.80 AX4OFFSET 0xDC–DD (220–221) AUX4 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET4</td>
<td>User offset-adjustment register for AUX0 input. The range is approximately –38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \text{ V} \times \text{AUXCOFFSET4} / 2^{16})). See Section <strong>AUX Channel Post-Assembly Calibration Adjustment</strong> for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.81 AX5OFFSET 0xDE–DF (222–223) AUX5 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET5</td>
<td>User offset-adjustment register for AUX0 input. The range is approximately –38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \text{ V} \times \text{AUXCOFFSET5} / 2^{16})). See text for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.82 AX6OFFSET 0xE0–E1 (224–225) AUX6 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET6</td>
<td>User offset-adjustment register for AUX0 input. The range is approximately –38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \text{ V} \times \text{AUXCOFFSET6} / 2^{16})). See text for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.83 AX7OFFSET 0xE2–E3 (226–227) AUX7 Offset Correction

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:10]</td>
<td>RSVD</td>
<td>Reserved — always write/read as zero</td>
</tr>
<tr>
<td>[9:0]</td>
<td>AUX_COFFSET7</td>
<td>User offset-adjustment register for AUX0 input. The range is approximately –38.99 mV to 39.06 mV full scale in 1023 steps. The offset is approximately equal to ((5 \text{ V} \times \text{AUXCOFFSET7} / 2^{16})). See text for details. It can be used to compensate for offsets induced by the user design or PCB mounting.</td>
</tr>
</tbody>
</table>

### 7.6.3.84 TSTR_ECC 0xE6–ED (230–237) ECC Test Result[1:0]

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>ECC_TEST_RSLT(x)</td>
<td>These values display the test result from running an ECC test using the TEST_CTRL[ECC_TEST] bits. Expected output for Correctable User ECC Test 0x18C3 FF8A 68A9 8069. Expected output for Correctable Factory ECC Test 0xCC72 D182 80BA 9767. Expected output for non-correctable User and Factory ECC tests is 0x0000 0000 0000 0000.</td>
</tr>
</tbody>
</table>

### 7.6.3.85 CSUM 0xF0–F3 (240–243) Checksum

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>USER_CKSUM</td>
<td>This register contains the programmed checksum for the registers. See Table 7, column “CS” for included registers. The FAULT_DEV[USER_CKSUM_ERR] flag will be set when this value does not match the internally calculated value shown in <strong>CSUM_RSLT 0xF4–F7(244–247) Checksum Readout</strong>.</td>
</tr>
</tbody>
</table>

### 7.6.3.86 CSUM_RSLT 0xF4–F7(244–247) Checksum Readout

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>USER_CKSUM_RD</td>
<td>This register contains the current internally calculated checksum for the registers.</td>
</tr>
</tbody>
</table>
### 7.6.3.87 TEST_CSUM 0xF8–F9 (248–249) Checksum Test Result

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[15:0]</td>
<td>CKSUM_TEST</td>
<td>This register contains the most recent test result, from either a User or TI space checksum test. TESTCTRL[CKSUM_TEST_RUN] triggers the test for which the results will appear in the CKSUM_TEST register. Expected results are provided in the CKSUM_TEST_RUN bit description.</td>
</tr>
</tbody>
</table>

### 7.6.3.88 EE_BURN 0xFA (250) EEPROM Burn Count

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[7:0]</td>
<td>EE_BURN_CNT</td>
<td>This register contains the EEPROM burn count. It is incremented every time the EEPROM is programmed.</td>
</tr>
</tbody>
</table>

### 7.6.3.89 MAGIC2 0xFC–FF (252–255) Magic2

<table>
<thead>
<tr>
<th>BIT</th>
<th>NAME</th>
<th>DESCRIPTION</th>
</tr>
</thead>
<tbody>
<tr>
<td>[31:0]</td>
<td>MAGIC2</td>
<td>Magic value to enable EEPROM programming. This value must be written in a single frame. Reads always return zero.</td>
</tr>
</tbody>
</table>
8 Application and Implementation

NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

8.1 Application Information

8.1.1 Special Pin Considerations

8.1.1.1 Unused VSENSE Inputs (Designs with Less Than 16 Cells)

VSENSE inputs start with VSENSE0 and continue to VSENSE16. Inputs must be used in ascending order, with all unused inputs connected together with the input to the highest used VSENSE_ input. For example, in a 13-cell design, inputs VSENSE14, VSENSE15, and VSENSE16 are not used. These VSENSE inputs must be connected together with VSENSE13 for proper operation. The highest used VSENSE, which is connected to a cell through the resistor of the input low-pass filter. As an example, VSENSE13 is connected to cell 13 through a 100-Ω resistor; pins VSENSE14, VSENSE15, and VSENSE16 are then connected to pin VSENSE13. A 100-Ω resistor is used here as an example only, all inputs should use the same resistor as chosen by the designer to meet filter requirements for their circuit implementation. Figure 25 illustrates the proper connection for unused VSENSE inputs.

![Figure 25. Example Connection for Less than 16 Cells (Some Components Omitted for Clarity)](image-url)

8.1.1.2 Unused AUX Inputs

Unused AUX inputs can be allowed to float, be tied to VSS, or pulled up to VP/VDIG through a nominal 10-kΩ to 1-MΩ resistor. To pull up the AUX input to VP, enable the TESTAUXPU register, which uses an internally supplied resistor.
Application Information (continued)

8.1.1.3 TOP and VSENSE16 Pins

To ensure that the voltage between TOP and VSENSE16 does not violate the Absolute Maximum Ratings and Recommended Operating Conditions during hot-plug or other unusual conditions, connect the VSENSE16 input (and any unused SENSE inputs) to the TOP pin using two back-to-back signal diodes. Select diodes with a high enough current rating to withstand the continuous currents during a wire disconnect and the inrush currents during hot plug. Use diodes that have a higher Vf, such as an ultra-fast or fast diode. Low Vf diodes, such as Schottkey diodes, must not be used because noise on the TOP pin may couple onto the VSENSE16 pin (or highest-sense line used).

The TOP input must also include a low-pass filter using a 0.1-µF capacitor and a 100-Ω to 300-Ω resistor to avoid voltage stress during cell connection (hot-plug). Figure 26 illustrates the correct VSENSE-TOP connection. Additionally, connect a transient suppression diode (TVS) to TOP to clamp the voltage to below 88 V and prevent an overvoltage condition on TOP during hot-plug and other transient events.

8.1.1.4 AGND1 and VSENSE0 Pins

To ensure that the voltage between VSENSE0 and AGND1 does not violate the Absolute Maximum Ratings and Recommended Operating Conditions during hot-plug or other unusual conditions, connect the VSENSE0 input to the AGND1 pin using two back-to-back signal diodes. Select diodes with high enough current rating to withstand the continuous currents during a wire disconnect and the inrush currents during hot plug. Use diodes that have a higher Vf, such as an ultra-fast or fast diode. Low Vf diodes, such as Schottkey diodes, must not be used because noise on AGND may couple onto the VSENSE0 input. Additionally, connect a 1-µF capacitor between VSENSE0 and AGND1. Figure 27 illustrates the correct VSENSE0-to-AGND1 connection.
Application Information (continued)

8.1.1.5 VSENSE to VSENSE Connections

To ensure that the voltage between the VSENSE inputs (VSENSE0 to VSENSE1, VSENSE1 to VSENSE2, and so forth) does not violate the **Absolute Maximum Ratings** and **Recommended Operating Conditions** during hot-plug or other unusual conditions, zener diodes must be connected between the VSENSE input pins, as close as possible to the inputs. One zener across every input is advised. The zener diodes provide overvoltage protection and a path for inrush current during a hotplug event. Figure 28 illustrates the correct VSENSE-to-VSENSE connection.

**Figure 28. Cell Voltage Sense Circuit**

BAT0S is the sense point to the negative terminal of CELL1. BAT0 is the power plane for the negative terminal of the cell stack.
Application Information (continued)

Select zener diodes that meet the following conditions:

1. The bq76PL455 inputs are protected from input voltage transients greater than 5.5 V. Any transients greater than 5.5 V must be clamped to less than 6.5 V for an accumulative time duration not to exceed 0.1% of the device 10-year lifetime.

2. The zener maximum reverse current (Iz) at normal battery-cell voltage levels are as low as possible to keep the quiescent system-current draw low. Additionally, any leakage through the zener diode affects the total channel accuracy measurements as it adds to the voltage drop across the filter resistor.

3. The zener must be capable of withstanding instantaneous or continuous currents that the bq76PL455A-Q1 experiences during fault events. These events can include cable connect/disconnect, inrush, or reverse battery voltage. Depending on the fault and the direction of current flow, the maximum power dissipation for the zener diode must not be exceeded to stay within maximum operating conditions.

Additionally, a series resistor and bypass capacitor are required for each of the VSENSE inputs. The series resistor (R132 and R138 in Figure 28) serves two functions:

1. They protect the AFE inputs from in-rush currents during hot plug-in. This requirement limits the input series R to a minimum of 100 Ω. Keep this resistance as low as possible to minimize input voltage offset, which is also subject to drift over temperature. These requirements limit the maximum value to 1 kΩ. Error due to input bias currents, on the front end of the AFE, is directly proportional to the value of the resistors. The voltage measurement error can be calculated as:

\[ \text{voltage measurement error} = 2 \times R \times I_{\text{SENSE}} \] (10)

2. The resistor and capacitor (R132 and C61 in Figure 28) provide an RC filter for high-frequency noise on the AFE inputs. The tuning of this filter cutoff is adjustable and depends on the expected frequency of noise in the system. Select a minimum 0.1-µF capacitor connected from the VSENSE input to the battery pack GND (BAT0 in Figure 28). Calculate the cutoff frequency using Equation 11:

\[ f_c = \frac{1}{2\pi R C_1} \text{Hz} \] (11)

3. Ensure that the RC-filter components are as close to the device as possible. The capacitor location is extremely important and must be given priority for optimum performance.

4. For applications that require a very low filter cutoff frequency, connect a differential capacitor between the VSENSE lines to provide the bulk of the AFE input filtering. The bias voltage on these differential capacitors are the same (or very close), therefore, anti-aliasing is improved.

Additional components are necessary to improve EMC performance of bq76PL455A-Q1 in automotive applications with electrically noisy environments.

- Use ferrite beads or small inductors in series with the cell inputs between the cell output and the series resistor to the VSENSE input. The bead and small capacitor must be located near each other.

- Add a 0.0033-µF capacitor from each cell input to the battery pack (BAT0 in Figure 29). Adjust the value of capacitance to satisfy the PCB layout and field conditions for the application.
Application Information (continued)

The AUX_ inputs are single ended, which makes them vulnerable to noisy environments. In order to achieve more accurate results in extremely noisy environments, it is recommended to use AUX_ inputs to form a pseudo-differential measurement. One example is shown in Figure 30. In this example, AUX1 is used to measure the high side of the connection, while AUX0 is used to measure the low-side of the connection. The AUX0 measurement is then subtracted from the AUX1 measurement in order to get a differential measurement that is more accurate.

Figure 29. EMC Filter on Cell Inputs

BAT0 is the power plane for the negative terminal of the cell stack. BAT0S is the sense point to the negative terminal of CELL1.
Application Information (continued)

8.1.1.6 AUX_Connections

VAUX connections require a series resistor and bypass capacitor for filtering to ensure best results. Connect a 1-kΩ resistor from the measure point to the VAUX input and bypass VAUX to GND with a 1-µF capacitor. See Figure 31 for connection example.

8.1.2 Communication Buses

8.1.2.1 Single-Ended Communication (UART)

Communication with the bq76PL455A-Q1 from a host controller is performed utilizing a UART communication protocol. The UART interface requires the following configuration:

1. COMML- is connected by 100-kΩ pull-down to DGND.
2. COMML+ is connected by 100-kΩ pull-up to V5VAO.
3. FAULT_N has a 50k pull-down to make sure a faults are generated when VIO is not present. The pull-down on the FAULT_N notifies the host controller in the case of an inadvertent shutdowns.
4. TX and RX are pulled-up to VIO through a 100-kΩ resistor. Do not leave TX and RX unconnected. The TX must be pulled high to prevent triggering an invalid communications frame during the idle state when TX is high. When using a serial cable to connect to the host controller, connect the TX pull-up on the host side and the RX pull-up on the bq76PL455A-Q1 side.
8.1.2.2 Daisy-Chain Communication Differential Communications

For applications that require multiple bq76PL455A-Q1 devices, a back-side differential communication bus is provided that allows the host controller to interface with up to 16 devices, while utilizing only one UART interface. In this configuration, the bq76PL455A-Q1 devices are daisy-chained. For the devices that are higher in the stack (not using the UART interface, differential communications only), the following is the required configuration.

1. FAULT_N has a 50-kΩ pull-down resistor to make sure a fault is generated when VIO is not present.
2. TX and RX should be pulled-up to VIO through a 100-kΩ resistor. Do not leave TX and RX unconnected.

8.1.2.2.1 Stacked Devices on Same PCB

When multiple, daisy-chained bq76PL455A-Q1 devices are located on the same PCB, use the circuit in Figure 32 to ensure best performance of the backside communication.

Figure 32. Components Required for Daisy-Chain Communication between Devices on Same PCB

8.1.2.2.2 Stacked Devices Separated by Cables

Many applications require multiple, daisy-chained bq76PL455A-Q1 devices that are separated by cables. The cable introduces additional challenges to the application. The recommended circuit is as defined in Figure 33 and Figure 34.

Figure 33. Components Required for Daisy-Chain Communication between PCBs

Figure 34. Components Required for Daisy-Chain Communication between PCBs in Noisy Environments
Application Information (continued)

8.1.2.2.3 Daisy-Chain Communication Cables

Select and design the communication cables such that the total sum of capacitance on any COMML±, COMMH± or FAULT_N± lines (between ICs) is no greater than 140 pF to support the maximum number of stacked ICs.

The capacitance of the cable is calculated using Equation 12:

\[
\text{unshielded twisted pair cable } C = \frac{2.2\varepsilon}{\log \left( \frac{1.3D}{f \times d} \right)}
\]

where

- \( C \) = mutual capacitance, pF/ft
- \( \varepsilon \) = insulation dielectric constant (for example: PVC = 5)
- \( f \) = stranding factor (for example: 1 strand = 1, 7 strands = 0.939, 19 strands = 0.97, 37 strands = 0.98)
- \( D \) = diameter over the insulation, inches
- \( d \) = diameter of the conductor, inches

The unshielded twisted cable used for bench testing (Alpha Wire 3050 series, Digi-Key part number +A2015W-1000-ND) has the following specifications:

- \( \varepsilon = 5 \) (PVC)
- \( f = 0.939 \) (7 strand)
- \( D = 0.056" \)
- \( d = 0.024" \) (0.056" – 2 x 0.016" insulation thickness)
- conductor DCR = 25 Ω/1000 ft

\[
\therefore \text{ (therefore) resulting in capacitance of } \approx 21.6 \text{ pF/ft.}
\]

The best choice of differential cable is an automotive-grade, unshielded, twisted cable designed for CAN, such as the Waytek SAE J1939/15 CAN data bus cable. The capacitance for this cable is approximately 17 pF/ft.

The input capacitance presented by the common-mode filter (see Common-Mode Filter) must also be included in the total capacitance budget. Only one TVS diode is used as they are connected to both sides of the differential pair. The allowable cable length is calculated using Equation 13:

\[
\text{allowable cable length in ft} = \frac{140pF - 2 \times \text{common mode filter} - 1 \times \text{TVS diode capacitance}}{\text{cable capacitance/ft}}
\]

8.1.2.2.4 TVS Diodes

TVS diodes are required on the differential I/Os for protection of the communication interface signals during hot-plug events and also for absorption of high-voltage transients in operation. Select the TVS diodes for the lowest possible capacitance as any capacitance on the lines affects the rise-time of the communication signal. The NXP PESD5V0U1UA is used on the reference design, which has a maximum \( C_d \) of 2.6 pF.

8.1.2.2.5 Resistance

The total resistance of each COMML±, COMMH± or FAULT_N± lines must be less than 20 Ω (10 Ω on each end of the signal connection between bq76PL455A-Q1 devices). This series resistance is required to limit in-rush current in a hot-plug event.

8.1.2.2.6 Common-Mode Filter

Use an automotive grade 50–100 µH common-mode filter minimum for proper operation. To achieve the best performance in noisy environments, use dual common-mode filters (100 µH and 470 µH).

For single common-mode filter applications, the TDK 51-µH, 2.8-kΩ choke (part number ACT45B-510-2P-TL003) is recommended. This device has an input capacitance of approximately 18 pF.
Application Information (continued)

For dual common-mode filter applications, the TDK 100-µH, 5.8-kΩ choke (part number ACT45B-101-2P-TL003) and Wurth 470-µH, 2.2-kΩ (part number 744242471) are recommended. The total capacitance is approximately 40 pF.

8.1.2.2.7 Isolation Capacitor

The differential signal lines are isolated between ICs by a DC blocking capacitor. The capacitor must be rated with a high enough voltage to provide standoff margin in the event of a fault in the system that exposes the device to a local hazardous voltage. Selecting a capacitor rated at a minimum of 2 times the stack the voltage is the recommended practice. One capacitor is sufficient for the normal operation of the device. However, two capacitors are used (one at each end of the cable or PCB wiring) for an additional safety factor. In these applications, the capacitor must be doubled from the typical requirement to maintain the required capacitance in the signal path. Connect a minimum of 1 nF, with ±10% or better tolerance and the appropriate voltage rating for the application. In noisy environments, 2 nF is recommended.

8.1.2.2.8 Unused Differential Communications Pins

Unused stack communications pins (COMMH+/–, COMML+/–, FAULTH+/–, FAULTL+/–) have internal terminations; no external pull-up or pull-down resistors are required on these pins, if not used. If not used, leave the unused pins unconnected. The COMMH drivers cannot be disabled.

8.1.3 ADC

8.1.3.1 Idle (Parking) Channel Errors

Between acquisition cycles, the multiplexer idles on the highest VSENSE channel enabled for conversion by the CHANNELS register for sampling first on the next cycle.

Pinning introduces a very small error to the idle channel due to the input impedance of the device causing a small IR drop through the external resistor, which is part of the LP filter. The error is increased when using VSENSE series resistors greater than 100 Ω. Setting the AFE_CTL bit = 1 in this application provides the greatest error improvement. When AFE_PCTL is set, every time cell voltage sampling requests occur, cell voltage sampling delays by 100 µs, regardless of the power status of the AFE. This maintains sampling synchronization between multiple chips. Changes to this bit do not take effect until after the next AFE sample occurs.

8.1.3.2 VSENSE Channel Post-Assembly Calibration Adjustment

Use of post-assembly calibration adjustment can improve device accuracy further after exposure to soldering and/or bake cycles in the manufacturing process. ADC gain and offset-correction factors are programmable in the bq76PL455A-Q1 to allow for post-assembly calibration. The total range of adjustment limitation for both factors is from –9.77 mV to 9.69 mV.

Application of these gain and offset corrections is global to all VSENSE channels. The AUX channels do not receive these corrections. Application of the corrections is to the raw ADC values after application of the factory-stored offset and gain corrections.

Perform the correction procedures at room temperature (RT) using a stable, high-accuracy DC source and / or voltmeter. The registers contain signed 2's complement values. A zero value in either register indicates no correction. Measurement of two voltage points, VIN1 and VIN2, occurs for each correction. The expected minimum and maximum values for the cell can be used; however, ensure the lowest VIN_{MIN} value is greater than or equal to 2.0 V and the highest VIN_{MAX} is less than or equal to 4.5 V.

For best results in most designs, both VIN1 and VIN2 use the average voltage measured by each channel VSENSE1–16 after correcting for any errors in the stimulus (source) voltages at each input.

8.1.3.2.1 Gain Error Correction

Gain Error Correction: –9.77 mV to 9.69 mV in 255 steps (8 bits) in register VSGAIN

Procedure:
1. Apply voltage VIN1, read back from ADC VOUT1, and record both.
2. Apply voltage VIN2, read back from ADC VOUT2, and record both.
Application Information (continued)

3. Calculate slope \( m = \frac{(VOUT2-VOUT1)}{(VIN2-VIN1)} \).

4. Find the gain error correction (GEC) at 5 V in 16-bit LSB (5 V is used regardless of VINx value).

\[
GEC = \left( \frac{1}{m} - 1 \right) \cdot \frac{5}{2^{16}} = \left( \frac{1}{m} - 1 \right) \cdot 2^{16}
\]

\( (14) \)

NOTE
The final GEC should be an 8-bit 2's-complement value in the range –128 to +127 after discarding the upper 8 bits of the 16-bit value. Values exceeding this are suspect and probably indicate an error. If using such a value, saturate (–128 or +127) the resulting 8-bit value and correct the sign as necessary.

This gain adjustment is input dependent—A correction of 9 mV at full-scale input, results in a correction of 4.5 mV at half-scale input.

5. Write the 8-bit value to the VSGAIN register.

6. Perform the steps in Offset Error Correction.

8.1.3.2.2 Offset Error Correction

Offset Error Correction: –9.77 mV to 9.69 mV in 255 steps (8 bits) in register VSOFFSET

Procedure: (Use \( m \), VIN1, and VOUT1 from the Gain Error Correction procedure.)

1. Find the offset error correction (OEC).

\[
OEC = \frac{VIN1 \cdot \left( \frac{1}{m} \right) \cdot VOUT1}{5 \cdot 2^{16}} = \left( VIN1 \cdot \left( \frac{1}{m} \right) \cdot VOUT1 \right) \cdot \frac{2^{16}}{5}
\]

\( (15) \)

NOTE
The final OEC should be an 8-bit 2's-complement value in the range –128 to +127 after discarding the upper 8-bits of the 16-bit value. Values exceeding this are suspect and probably indicate an error. If such a value must be used, the resulting 8-bit value should be saturated (–128 or +127) and sign corrected as necessary.

2. Write the 8-bit value to the VSOFFSET register.

3. Save the new values to EEPROM by setting DEV_CTRL[WRITE_EEPROM], after setting the appropriate values for MAGIC1 and MAGIC2. The EEPROM checksum will also require re-calculation and saving due to this (or any) change.

8.1.3.3 AUX Channel Post-Assembly Calibration Adjustment

Using post-assembly calibration adjustment can also improve the AUX channel accuracy further after exposure to soldering and/or bake cycles in the manufacturing process. The process is similar to the steps for the VSENSE channel correction, with three differences:

- AUX channels only have offset correction, there is no gain correction.
- Each AUX channel has an individual offset correction register, rather than a single global correction.
- The correction range has an extension from –39.06 mV to 38.99 mV in 1023 steps (10 bits).

Perform the correction procedures at room temperature (RT) using a stable, high-accuracy DC source and/or voltmeter. The registers contain 10-bit, signed, 2's-complement values. A zero value in any register indicates no correction. Each correction measures two voltage points. The procedure can use the expected minimum and maximum values for the cell. However, the lowest VINMIN value should be greater than or equal to 2.0 V and the highest VINMAX should be less than or equal to 4.5 V.
Application Information (continued)

Although the bq76PL455A-Q1 does not provide AUX gain error correction, the host microcontroller can perform the required correction using the slope value calculated as part of the GEC for the VSENSE channels. The procedure can use the value stored in VSGAIN or a different value stored separately in one of the SCRATCH registers of the bq76PL455A-Q1. If the procedure uses a value stored in the bq76PL455A-Q1, this permits the value to follow the device in distributed systems. Optionally, the microcontroller memory can store the value. Because gain error corrections are primarily correcting for VREF errors, a single-gain error correction for the AUX channels is sufficient.

AUX Offset Error Correction: –39.06 mV to 38.99 mV in 1023 steps (10 bits) in registers AX0OFFSET through AX7OFFSET, one 16-bit register per AUX input channel.

Procedure: (use m from the VSENSE Gain Error Correction procedure, or recalculate separately using any AUX channel, as desired)

1. Apply voltage VINn, read back from ADC VOUTn, where ‘n’ is the AUX channel number. Record both values.
2. Find the AUX offset correction (AOC). This is the same formula used for the VSENSE offset correction (OEC,) but a larger adjustment range is possible.

\[
AOCn = \frac{\text{VINn} - \left( \frac{1}{m} \right) \cdot \text{VOUTn}}{5} = \left( \text{VINn} - \left( \frac{1}{m} \right) \cdot \text{VOUTn} \right) \cdot \frac{2^{16}}{5}
\]  

(16)

NOTE

The final AOC should be a 10-bit 2’s-complement value in the range –512 to +511 after discarding the upper 6-bits of the 16-bit value. Values exceeding this are suspect and probably indicate an error. If such a value must be used, the resulting 10-bit value should be saturated (–512 or +511) and sign corrected as necessary.

3. Write the 10-bit value to the 16-b AXnOFFSET register, where n is the AUX channel number.
4. Repeat steps 1–3 for each AUX channel 0–7.
5. Save the new values to EEPROM by setting DEV_CTRL[WRITE_EEPROM], after setting the appropriate values for MAGIC1 and MAGIC2. The EEPROM checksum will also require re-calculation and saving due to this (or any) change.

8.1.4 Device Addressing

8.1.4.1 Using a Stored Address

As part of the reset process, the EEPROM restores the value in ADDR. If DEVCONFIG[ADDR_SEL] ==0, this value is overridden by the value sampled from the GPIOs.

8.1.4.2 GPIO Addressing

When DEVCONFIG[ADDR_SEL] ==0, the device uses the address sampled from GPIO[4:0] to set ADDR. The address is sampled as part of the reset process or by setting DEV_CTRL[AUTO_ADDRESS].

8.1.4.3 Auto Addressing

Prior to using the Auto-Addressing function in a stack, all devices must be awake and ready for communication. The steps necessary for this state are detailed elsewhere in this document, but typically require a few milliseconds per device.

Very simple stacks consisting of a single device may use address 0x00 (or any other valid address) for the device. The first device in stacks of more than one device may also use Address 0x00.
Application Information (continued)

When DEVCONFIG[ADDR_SEL] ==1 and DEV_CTRL[AUTO_ADDRESS] ==1, then the device enters automatic addressing mode. In this mode, the device turns off the high-side communications transmitters for one frame (so the next frame received is not driven out the high-side differential interface) and enables writes to ADDR[DEV_ADDR]. The expectation is that the next frame will set the address of the part. Normally, the address is not writeable, so the device can use a Broadcast write transaction and will only affect the one part waiting for an address. After receiving the frame, writes to ADDR[DEV_ADDR] are again disabled and the high-side transmitter is re-enabled.

To auto-address the stack of bq76PL455A-Q1 devices, the microcontroller should:
1. Broadcast write DEV_CTRL[AUTO_ADDRESS] = 1
2. Broadcast write consecutive addresses to ADDR[DEV_ADDR] until all parts have been assigned a valid address.

Good practice dictates that all devices be checked by reading back their address registers, at a minimum, to establish that the addressing functions worked properly. Subsequent reading and writing depend on correctly addressed devices in the stack or executing any user-initiated tests, such as the checksum test.

8.1.5 Auto-Monitor Function

In auto-monitor mode, the bq76PL455A-Q1 only samples automatically, stores the sampled values, and sets faults. Monitoring for fault conditions without constant communications is the primary purpose of this feature. It does not automatically send out the sampled values. Ensure that auto-monitoring is disabled before requesting ADC samples.

8.1.6 Balancing

If the part is configured to disable balancing on a fault condition and any fault occurs while balancing is occurring (CBCONFIG[BAL_CONTINUE] = 1 &amp; CBENBL ≠ 0), there is a window approximately 2 µs where writes to the part are blocked immediately after the fault occurs. If the user attempts a write in this window, the write will not occur. In general, the user should verify that any commands have been properly processed.
8.2 Typical Application

Figure 35. Cell Connections
Figure 36. Main Device
Figure 37. Additional Device
Typical Application (continued)

8.2.1 Design Requirements
In order to extract the best performance from the bq76PL455A-Q1, it is imperative to take care with the choice of external components and the design of the PCB to which the device and the associated components are mounted.

8.2.2 Detailed Design Procedure
The following sections have a more detailed discussion of design considerations that should be made.

8.2.2.1 Voltage Reference
A decoupling capacitor (sum of C60 and C39 in schematic in or ) of no greater than 2 µF, with minimum temperature stability rating of X7R (COG/NPO provide better performance).

8.2.2.2 OUT1 Capacitor Selection
To determine the value of the OUT1 capacitor, use the averaging mode, sampling period, and averaging sample interval.

8.2.2.2.1 For OVERSMP[CMD_OVS_CYCLE] = 0
When OVERSMP[CMD_OVS_CYCLE] = 0, each channel is sampled n times before proceeding to the next channel. This bit only affects the VSENSE and AUX channels. The typical recommended OUT1 capacitor value is 390 pF, type C0G/NP0 or better.

8.2.2.2.2 For OVERSMP[CMD_OVS_CYCLE] = 1
When OVERSMP[CMD_OVS_CYCLE] = 1, all channels are sampled in order, then the cycle repeats until the number of additional oversamples has been taken. This bit only affects the VSENSE and AUX channels. For a brief discussion of proper OUT1 capacitor selection and the default configuration, please see Out Filter Selection section in bq76PL455EVM and GUI User's Guide (SLUAT2).

8.2.2.3 Passive Cell Balancing Circuit
Figure 38 shows the balancing circuit for two cells in the stack. All cells require this circuit for passive balancing.
8.2.2.4 Balance FET

Select the Balance FET (Q15 and Q16) based on the following criteria:

1. The $V_{DS}$ must be selected based on derating requirements determined by the stack voltage.
2. $V_{GS}$ must be as large as possible and preferably have ESD protection from gate to source. This protects the part during hot plug.
3. The $V_{GS}$ threshold is of concern only if the discharge resistors are going to be turned on at low-battery voltages.

The 2V7002K is recommended because of its 60 $V_{DS}$, ±20 $V_{GS}$, and the gate is ESD protected with an internal zener diode.

$R_{DS}$ value is of little consideration with the discharge currents for this application.

Power dissipation of the FET will be a function of discharge current selected and the resistance value of FET at that worst-case condition, usually at hot temperature. $I^2R$ will be the power dissipated. Take care in selecting size if using very small packages.

The $V_{GS}$ resistor (R77 and R85) ensures that the gate of the FET is turned off and does not float into a linear or on state causing excessive leakage currents on that cell in case of FET failure or PCB open.

A series resistor between the EQ pin and the FET gate limits current going into the FET during hot plug or other transient events.
Typical Application (continued)

8.2.2.5 Balance Resistor

The balance resistor (R15 and R16) sets the required balance current. If used, the resistors in series with the cell connections (top and bottom, in front of the zener diode) must be included in this calculation. These resistors must be sized appropriately to handle the thermal dissipation of continuous cell balancing.

8.2.2.6 WAKEUP Pin

The WAKEUP pin input requires a pull-down to ensure it is not left unconnected and cause an unintended wakeup (active high).

8.2.3 Application Curves

Gain and Offset Calibration was 25°C for Figure 39 and Figure 40.

![Channel Accuracy Distribution](image)

8.3 Initialization Set Up

8.3.1 Factory Configuration Summary

When the bq76PL455A-Q1 leaves the factory, its EEPROM memory holds a configuration suitable for many applications, but may need some adjustment for your design.

From the factory (see Register Summary):

1. The address is set to 0x00.
2. All digital and communications faults are enabled.
3. All analog faults (OV, UV) are disabled (masked).
4. Any fault that occurs and is not masked will control the FAULT_N and FAULTL± outputs.
5. Sampling is set for 8-sample averaging, 60 µs for the first sample, and 12.6 µs for the other samples (7). This setup requires a 390-pF capacitor on pin OUT1.
6. All sixteen VSENSE inputs and no AUX channels are enabled for conversions.
7. No user-settable gain or offset corrections are applied to the VSENSE or AUX ADC channels – these allow post-assembly or end-of-line corrections to ADC results.
8. The UART interface is enabled at 250 Kbaud.
9. GPIO pins are all programmed as inputs, no pull-up or pull-down resistor is enabled, leaving the inputs floating. The pins should be reprogrammed to become outputs, or inputs with a pull-up/down enabled if none are provided externally. The pins should not be allowed to remain as floating inputs, because unpredictable operation is possible accompanied by excess current draw.
10. Auto-monitor is disabled.
Initialization Set Up (continued)

8.3.2 Device Setup/User Configuration Summary

An abbreviated version of starting up a stack of devices is described. Many more details are available in the bq76PL455A-Q1 Software Design Reference (SLVA617), including validated communications sequences.

1. Set an address for each device in the stack, using GPIO pins or Auto-Addressing.
   (a) Make sure all devices are awake and are ready to receive the Auto-Address Enable command.
   (b) Turn on the downstream communications drivers on all devices in the chain.
   (c) Place all devices into Auto-Address learn mode.
   (d) Send out new addresses to all possible bq76PL455A-Q1 device addresses, in incrementing order starting at zero.
   (e) Read back the value stored in the Device Address register from each newly addressed device, starting at address zero and proceeding sequentially. The last bq76PL455A-Q1 to respond successfully is the last device in the serial chain. Steps d and e may be shortened if the range of possible devices is known in advance. Limit the number addressed to the expected quantity.
   (f) Turn off the high-side communications receiver on the last (top-most) device in the chain.
   (g) Turn off the single-ended transmitter on all but the lowest device in the chain.
   (h) Starting at the top of the stack of devices, clear all existing faults. It is important to start clearing faults from the top of the stack to prevent faults from higher units from re-enabling faults as they propagate down the stack.

2. Configure the AFE (Channel Selections and Fault Thresholds)

Prior to reading voltages from daisy-chain networked devices, the AFE on each of the stacked devices should be properly configured to scan the desired channels at the desired timing. Once each device has been properly configured, reading voltages from each device can begin.

The following listed steps should be performed as a group for each stacked device, starting from the top device, continuing through, and ending with the bottom-most device of the stack. Generally, this configuration is done in advance during factory initialization and test and the desired configuration parameters are stored in EEPROM on each device.
   (a) Configure GPIO pins as required by your design
   (b) Configure the initial sampling delay
   (c) Configure voltage and internal sample intervals/periods
   (d) Configure the oversampling rate
   (e) Select number of cells and desired channels to sample
   (f) Set overvoltage and undervoltage thresholds
   (g) Check and clear faults, which may have occurred because of the configuration.

3. Reading Voltages from Daisy-Chain Networked Devices

When bq76PL455A-Q1 devices are networked, wherein each device monitors a section of a stack of cells, it is important to try to capture the voltages of each sub-stack as synchronously as possible. This snapshot can be obtained if all devices in the stack are sampling in parallel.

Summary of Steps for Reading Voltages from Daisy-Chain Networked Devices

Broadcast a Sample and Send command to all devices in the network: this causes all devices to start sampling in parallel, and, once the sampling is complete, the devices will respond in sequence, starting at the highest address with the sampled data. Alternatively, the following two-step process could be employed to similar effect:
   (a) Broadcast a trigger to all devices in the network to start sampling the selected cell and auxiliary channels and temperature.
   (b) Query each device individually in sequence for the data collected during the last snapshot read.
9 Power Supply Recommendations

The bq76PL455A-Q1 is powered from the same cells it monitors. The bq76PL455A-Q1 generates the additional VP and VDIG supplies used in operation from this input. For best performance, use the following guidelines for component selection.

9.1 NPN LDO Supply

VP1 is the input for the external LDO supply for the bq76PL455A-Q1. Figure 41 shows the typical circuit.

![Power Supply Schematic](image)

Select the NPN Transistor based on the following criteria:
1. Collector-Emitter Breakdown Voltage ($B_{CEO}$) > 100 V (or the module voltage plus any derating)
2. DC gain ($\beta$ or approximately equal to $hfe$ (AC gain)) > 100 at the expected load current
3. Collector-base capacitance < 35 pF at typical base-voltage range
4. Power handling > 500 mW (this assumes a 1-kΩ resistance in series with the collector)
5. Current handling > 100 mA

The series resistors R163 and R164 in Figure 41 serve several purposes:
1. Limit the current in the event of a fault
2. Shift some constant power dissipation in the regulator away from the transistor onto the resistor
3. Combine with the input capacitor on the transistor collector to serve as a filter

To calculate the required resistance, use Equation 17:

$$R_{MAX} = \frac{(V_{MODULE(\text{min})} - (VP_{MAX} + V_{CE(SAT)}))}{31mA + I_{LOAD}}$$

where
- $V_{CE(SAT)} = V_{CE}$ min at $V_{BE(on)}$, from transistor datasheet.
- 31mA is the bq79PL455A maximum inrush current at startup.
- $I_{LOAD}$ is the expected current for any non-bq76PL455A external loads applied to the VP pin.
NPN LDO Supply (continued)

Allowing for the lowest possible module voltage ($V_{BAT\ min}$) of 12 V, using $V_{\text{VP\ max}} = 5.5$ V, $V_{\text{CE\_SAT}} = 0.25$ V (from transistor datasheet) and maximum load current (bq76PL455A-Q1 $I_{\text{ACTIVE\ max}}$ + any additional load connected to VP) $\approx 7$ mA, results in $R_{\text{max}} \approx 1.464$ kΩ.

The R78 and R80 series resistors in the VDIG and VIO supplies (respectively) isolate large load capacitance from the voltage regulator to help with loop stability.

Connect a filter on the VP supply (R23 and C36) for stability. Use $R_{23} = 390$ mΩ and $C_{36} = 4.7$ µF.

9.1.1 External Supply

The bq76PL455A-Q1 also supports using an external supply for VDIG and VIO. Connect the external supply to these inputs and disable the internal regulator by setting $\text{REG\_DISABLE} = 1$ in DEVCONFIG register (address 14).

9.1.2 Handling of Supplies in Shutdown Mode

If the NPN circuit is not used (external supply), VP and VDIG should be turned off immediately after entering SHUTDOWN mode. Removing the VP and VDIG supplies places the device in SHUTDOWN mode.

While in SHUTDOWN mode, VIO and any other external supply indirectly connected to the communication, fault, GPIO and AUX inputs must be turned off or disabled to avoid back powering the device through internal ESD structures. The bq76PL455A-Q1 immediately enters reset when VIO is removed.

9.1.3 AFE Output RC Filter

The bq76PL455A-Q1 AFE output requires an RC-filter circuit comprised of a 1-kΩ series resistor (internal to the device) and an external capacitor on OUT1 ($C_{44}$). OUT1 and OUT2 must be connected together externally. The simple first-order RC filter provides a limited amount of noise filtering before the signal is converted by the integrated ADC. Each input channel is converted sequentially according to the channel conversion time. For example: ADC_PERIOD_VOL, programmed in register 62, see Register Maps, and the OUT1 and OUT2 voltage must change quickly and settle to the new measured channel value within this time. The RC filter, while reducing noise, slows the settling speed of the OUT1 and OUT2 voltage to the ADC and must be selected as a tradeoff between noise cancellation and accuracy degradation. Selecting too much capacitance prevents OUT1 from settling to the required accuracy within the programmed-channel conversion period.

Ideally, to maximize measurement accuracy, the AFE output must settle to within < 1/2 of the ADC LSB. The worst case condition is one where the AFE output has to move the full range that is possible in the system. For example, when an extreme imbalance condition exists or if there is a broken cell sense connection, the swing may exceed 4.2 V. In typical conditions, where cell-to-cell variation is within 100 mV, the AFE output does not need the extreme settling time when the new channel is selected. Select the capacitor value based on the maximum channel-to-channel voltage transition and the actual available settling time, which is dependent on the conversion period of the programmed channel and oversampling mode, if oversampling is programmed.

A value of 390 pF provides best accuracy with a 60-µS ADC conversion period and 8× oversampling (on the same channel before changing channels – CMD_OVS_CYCLE = 0).

For help in selecting $C_{44}$ for other sampling periods and modes or when it is desired to sample a mixture of channel types (for example: temperature, internal test voltages as well as external cells), please contact Texas Instruments through your FAE.
10 Layout

10.1 Layout Guidelines

Since the bq76PL455A-Q1 measures small changes in voltage, care must be taken in the layout of signals to and from the device to avoid coupling noise onto sensitive inputs. The layout of ground and power connections, as well as communication signals should also be made carefully.

10.1.1 Grounding

The bq76PL455A-Q1 has three analog ground pins: AGND1, AGND2, and AGND3. AGND1 is a general-purpose analog ground associated with the integrated linear regulator controller VP, while AGND2 and AGND3 are quiet analog grounds for the 2.5-V reference, ADC, AFE, and Secondary Protector (window comparators) circuitry. The bq76PL455A-Q1 device also has three DGND pins for the digital core and one CGND pin for the differential communications I/Os.

Creation of a good ground plane in the layout is crucial to getting optimal performance from the part. A good ground plane on a dedicated layer will improve measurement accuracy, reduce noise, and provide the necessary ESD, EMI, and EMC performance. There is a strong recommendation to have a minimum of four layers in the PCB, with one fully dedicated as an unbroken VSS plane (except thermal reliefs). Avoid placing tracks on this layer to maintain the unbroken integrity of the plane structure.

All seven device grounds should connect to the ground plane with as short as possible track sections to minimize the effects of stray inductance on noise performance.

If more than one bq76PL455A-Q1 is included on a single PCB assembly, each will require its own plane in the area surrounding the device. This is required because each device has its own VSS reference, often separated by more than 60 V from VSS-to-VSS of adjacent ICs in the stack. These can exist on the same physical layer, with correct separation to meet creepage and clearance requirements.

Although the plane is employed as a solid GND reference with all grounds connected to it, good layout practice still requires locating any decoupling capacitors as close to the pin they are associated with as possible. This reduces inductance and keeps the loop area as small as possible, which in turn keeps the capacitors as effective as possible in reducing noise.

In this document, the reference term for combined grounds connected to the ground plane is ground or GND.

10.1.2 Differential Communications

The bq76PL455A-Q1 uses two differential communications links to transmit signals between ICs in a stack. Employing differential links provides superior noise immunity. The base device then translates the differential signals back to a single-ended signal.

It is important to maintain the signal integrity of each differential pair to maximize immunity to interfering signals from external sources.

1. Keep wires and PCB traces as short as possible. Do not exceed datasheet recommendations.
2. For any single-signal pair between two nodes (ICs), individual wires and traces should have the same length.
3. Unshielded, twisted-pair wiring is required for any cable runs.
4. Run PCB traces in parallel, on the same layer, without any other traces or planes in between. Long runs should avoid noisy traces and/or be stitched at intervals similar to twisted-pair wire.
5. Use high-quality capacitors for voltage isolation between ICs and place in close physical proximity to each other as part of the parallel-track layout.

10.2 Layout Example

To ensure the best possible accuracy performance, TI recommends to follow some basic layout guidelines for the bq76PL455A-Q1 to provide best EMI and BCI performance. The isolation caps must be placed close to the edge of the board. The Common Mode Chokes must be close to the daisy-chain cable connector to provide a high-impedance path to common-mode noise as it enters the board. Place the series resistors and TVS diodes next to the bq76PL455A-Q1.
Layout Example (continued)

An unbroken ground plane layer as part of a four or more layer board is recommended, with all AGND, DGND, and CGND connections made directly to the plane. The common GND planes are star connected directly to BAT0. There should also be a keep-out area on plane area adjacent to the isolation capacitors if daisy-chain communication is implemented. The following is a list of grounds.

- AGND1 – Power section (noisy GND)
- AGND2 – GND for Front end output
- AGND3 – GND for ADC input
- DGND1, DGND2, DGND3 – Digital GND
- CGND – Communications digital GND

Keep all signal Traces on Top and Bottom Layers

Middle Layers
Isolation Keepout

Figure 42. Simplified Layout Guideline

10.3 Board Construction and Accuracy

The accuracy numbers provided in ADC: Post Board Assembly\(^6\): VSENSEn Cell Measurement Inputs are based on the following board stack. Results may vary with board thickness, layout, solder profile, and so forth.
Board Construction and Accuracy (continued)

<table>
<thead>
<tr>
<th>Material</th>
<th>6 FR4 370</th>
<th>Req. Thickness (imp mils) 125.0000 (+/- 12.5)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lot #</td>
<td>Layer #</td>
<td>Solder Mask</td>
</tr>
<tr>
<td>TOP</td>
<td>1</td>
<td>FOIL</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pre-Preg</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GND</td>
<td>2</td>
<td>Core</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pre-Preg</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Core</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Pre-Preg</td>
</tr>
<tr>
<td>New 80 V PLANE</td>
<td>4</td>
<td>Core</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Copy of GND Layer 2</td>
<td>5</td>
<td>Core</td>
</tr>
<tr>
<td>BOTTOM</td>
<td>6</td>
<td>FOIL</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Plating</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Solder Mask</td>
</tr>
</tbody>
</table>

Board Size: 12 x 18
Quantity: 1
Calculated Thickness: 125.6000

Figure 43. Board Stack for Board Level Accuracy Measurements
11 Device and Documentation Support

11.1 Device Support

11.1.1 Development Support

An evaluation module (EVM), with an associated PC-based Graphical User Interface (GUI) program, is available. Please see Related Documentation for the reference numbers for the evaluation module and its associated interface software.

11.1.2 Device-Specific Terminology

AFE
Analog front-end. A set of analog signal-conditioning circuitry that uses operational amplifiers and filters to provide a configurable and flexible-electronics functional block, which is needed to interface a variety of sensors to a microcontroller or an analog-to-digital converter.

Battery
A collection of series and parallel connected cells with a single set of high voltage (+) and (−) outputs, which power the vehicle.

BIST
Built-in-Self-Test. A feature of the part allowing testing of critical and other blocks for correct operation. Testing is user controlled and may include external components. Built-In Self Tests can be used optionally as a diagnostic check of defined internal functions of the bq76PL455A-Q1.

BMS
Battery Monitor System (or battery management system), a system of bq76PL455A-Q1s connected together and then to a microcontroller (µC) for measuring, monitoring, and controlling a stacked series of cells forming a battery pack.

Cell
An individual cell or group of cells connected in parallel. Cells are connected to VSENSE inputs and connected in series to form modules and stacks of cells to form a battery.

Daisy-Chain
A series-connected string of monitoring devices, that is, bq76PL455A-Q1 devices communicating to a base device by passing the communications signals through DC blocking devices and the bq76PL455A-Q1 integrated circuits (ICs) in the string. In the case of the bq76PL455A-Q1, a suitably rated capacitor is used as the DC block. A differential communications link is used to form the daisy-chain of the bq76PL455A-Q1. “Daisy-chain” usually refers to just the communications links, but is sometimes used to refer to the collection of devices and cells.

Differential-Signaling
Differential signaling sends a digital signal and its complement simultaneously over a pair of wires. The receiver is sensitive to the difference of the two signals, not the absolute amplitude of either signal by itself. The wire pair is usually twisted so that any interfering signal affects both equally as a common-mode signal. The result is that differential signaling offers much higher common-mode rejection ratios (CMRR) than single-ended signals and results in much better noise rejection.

LPF
Low Pass Filter made up of one or more R/C combinations where the resistor is in series with the signal and the capacitor is on the load side and connected to “ground”. Each R/C element contributes one time constant or tau.

Module
A collection of cells connected in series monitored by one bq76PL455A-Q1. This is typically 16 cells, but may be fewer as needed. Modules may be connected in series to form stacks and complete battery packs. The bq76PL455A-Q1s are also typically connected in a series daisy-chain to facilitate communications to a microcontroller.

Stack
A collection of modules of cells. Stack and battery are synonymous in most applications.

$V_{CELL}$
The voltage from one cell or group of parallel connected cells, which is measured across two VSENSE pins, for example, VSENSEn and VSENSEn-1.

$V_{MODULE}$
The voltage from a collection of series connected cells forming a module. The voltage is measured by the device from the TOP pin to GND.

$V_{STACK}$
The voltage from a collection of series connected cells forming a stack or battery pack. This is often a high voltage. The voltage is not measured directly by the bq76PL455A-Q1, but may be calculated by adding all of the individual cell voltages in the stack or by adding together all of the $V_{MODULE}$ voltages in the stack. These should produce approximately the same value.
11.2 Documentation Support

11.2.1 Related Documentation

For related documentation, see the following:

- bq76PL455A-Q1 Software Design Reference (SLVA617)
- bq76PL455EVM and GUI User Guide (SLUUB7)
- Safety Manual for bq76PL455A-Q1 (SLUUB67)
- bq76PL455-Q1 FMEDA (SLUUB93); please contact TI to obtain document
- Semiconductor and IC Package Thermal Metrics (SPRA953)
- JEDEC Standard JESD51-2A, Integrated Circuits Thermal Test Method Environmental Conditions - Natural Convection (Still Air)
- JEDEC Standard JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages
- JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions - Junction-to-Board

11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

- TI E2E™ Online Community Ti's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

- Design Support Ti's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

11.6 Electrostatic Discharge Caution

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

11.7 Glossary

SLYZ022 — Ti Glossary.

This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data are subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

For packaging and ordering information, please contact your TI representative.
## PACKAGING INFORMATION

<table>
<thead>
<tr>
<th>Orderable Device</th>
<th>Status</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>Package Qty</th>
<th>Eco Plan (2)</th>
<th>Lead/Ball Finish</th>
<th>MSL Peak Temp (3)</th>
<th>Op Temp (°C)</th>
<th>Device Marking (4/5)</th>
<th>Samples</th>
</tr>
</thead>
<tbody>
<tr>
<td>BQ76PL455ATPFCRQ1</td>
<td>ACTIVE</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>1000</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 105</td>
<td>76PL455ATQ1</td>
<td>Samples</td>
</tr>
<tr>
<td>BQ76PL455ATPFCTQ1</td>
<td>ACTIVE</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>250</td>
<td>Green (RoHS &amp; no Sb/Br)</td>
<td>CU NIPDAU</td>
<td>Level-3-260C-168 HR</td>
<td>-40 to 105</td>
<td>76PL455ATQ1</td>
<td>Samples</td>
</tr>
</tbody>
</table>

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check [http://www.ti.com/productcontent](http://www.ti.com/productcontent) for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
**TAPE AND REEL INFORMATION**

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Reel Diameter</th>
<th>Reel Width W1</th>
<th>A0 (mm)</th>
<th>B0 (mm)</th>
<th>K0 (mm)</th>
<th>P1 (mm)</th>
<th>W (mm)</th>
<th>Pin1 Quadrant</th>
</tr>
</thead>
<tbody>
<tr>
<td>BQ76PL455ATPFCRQ1</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>1000</td>
<td>330.0</td>
<td>24.4</td>
<td>15.0</td>
<td>15.0</td>
<td>1.5</td>
<td>20.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
<tr>
<td>BQ76PL455ATPFCTQ1</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>250</td>
<td>180.0</td>
<td>24.4</td>
<td>15.0</td>
<td>15.0</td>
<td>1.5</td>
<td>20.0</td>
<td>24.0</td>
<td>Q2</td>
</tr>
</tbody>
</table>

*All dimensions are nominal.*
## TAPE AND REEL BOX DIMENSIONS

*All dimensions are nominal*

<table>
<thead>
<tr>
<th>Device</th>
<th>Package Type</th>
<th>Package Drawing</th>
<th>Pins</th>
<th>SPQ</th>
<th>Length (mm)</th>
<th>Width (mm)</th>
<th>Height (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>BQ76PL455ATPFCRQ1</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>1000</td>
<td>367.0</td>
<td>367.0</td>
<td>45.0</td>
</tr>
<tr>
<td>BQ76PL455ATPFCTQ1</td>
<td>TQFP</td>
<td>PFC</td>
<td>80</td>
<td>250</td>
<td>213.0</td>
<td>191.0</td>
<td>55.0</td>
</tr>
</tbody>
</table>
NOTES:  
A. All linear dimensions are in millimeters.  
B. This drawing is subject to change without notice.  
C. Falls within JEDEC MS-026
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer’s risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Amplifiers</td>
<td><a href="http://www.amplifier.ti.com">www.amplifier.ti.com</a></td>
</tr>
<tr>
<td>Data Converters</td>
<td><a href="http://www.dataconverter.ti.com">www.dataconverter.ti.com</a></td>
</tr>
<tr>
<td>DLP® Products</td>
<td><a href="http://www.dlp.com">www.dlp.com</a></td>
</tr>
<tr>
<td>DSP</td>
<td>www dsp.ti.com</td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td><a href="http://www.ti.com/clocks">www.ti.com/clocks</a></td>
</tr>
<tr>
<td>Interface</td>
<td><a href="http://www.interface.ti.com">www.interface.ti.com</a></td>
</tr>
<tr>
<td>Logic</td>
<td><a href="http://www.logic.ti.com">www.logic.ti.com</a></td>
</tr>
<tr>
<td>Power Mgmt</td>
<td><a href="http://www.power.ti.com">www.power.ti.com</a></td>
</tr>
<tr>
<td>Microcontrollers</td>
<td><a href="http://www.microcontroller.ti.com">www.microcontroller.ti.com</a></td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
</tr>
<tr>
<td>OMAP Applications Processors</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
</tr>
</tbody>
</table>

www.ti.com/automotive        www.ti.com/communications
www.ti.com/energy           www.ti.com/industrial
www.ti.com/space-avionics-defense
www.ti.com/video

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2016, Texas Instruments Incorporated